#### **FEATURES AND BENEFITS** - Low R<sub>DS(ON)</sub> outputs - Automatic current decay mode detection/selection - Mixed and Slow current decay modes - Synchronous rectification for low power dissipation - Internal UVLO - Crossover-current protection - 3.3 and 5 V compatible logic supply - Very thin profile QFN package - Thermal shutdown circuitry PACKAGE: 28-pin QFN (suffix ET) #### DESCRIPTION The A4983 is a complete microstepping motor driver with built-in translator for easy operation. It is designed to operate bipolar stepper motors in full-, half-, quarter-, eighth-, and sixteenth-step modes, with an output drive capacity of up to 35 V and $\pm 2$ A. The A4983 includes a fixed off-time current regulator which has the ability to operate in Slow or Mixed decay modes. The translator is the key to the easy implementation of the A4983. Simply inputting one pulse on the STEP input drives the motor one microstep. There are no phase sequence tables, high frequency control lines, or complex interfaces to program. The A4983 interface is an ideal fit for applications where a complex microprocessor is unavailable or is overburdened. The chopping control in the A4983 automatically selects the current decay mode (Slow or Mixed). When a signal occurs at the STEP input pin, the A4983 determines if that step results in a higher or lower current in each of the motor phases. If the change is to a higher current, then the decay mode is set to Slow decay. If the change is to a lower current, then the current decay is set to Mixed (set initially to a fast decay for a period amounting to 31.25% of the fixed off-time, then to a Continued on the next page... ### **Typical Application Diagram** ## A4983 # **DMOS Microstepping Driver with Translator** #### **DESCRIPTION** (continued) slow decay for the remainder of the off-time). This current decay control scheme results in reduced audible motor noise, increased step accuracy, and reduced power dissipation. Internal synchronous rectification control circuitry is provided to improve power dissipation during PWM operation. Internal circuit protection includes thermal shutdown with hysteresis, undervoltage lockout (UVLO), and crossover-current protection. Special power-on sequencing is not required. The A4983 is supplied in a 5 mm $\times$ 5 mm $\times$ 0.90 nominal surface mount QFN package with exposed thermal pad (suffix ET). The package is lead (Pb) free (suffix -T), with 100% matte tin plated leadframe. #### **SELECTION GUIDE** | Part Number | Pb-free | Package | Packing | |--------------|---------|-------------------------------------|----------------------------| | A4983SETTR-T | Yes | 28-pin QFN with exposed thermal pad | 1500 pieces per 7-in. reel | #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Notes | Rating | Units | |-------------------------------|----------------------|------------------|------------|-------| | Load Supply Voltage | V <sub>BB</sub> | | 35 | V | | Output Comment | | | ±2 | А | | Output Current | Гоит | Duty Cycle < 20% | ±2.5 | А | | Logic Input Voltage | V <sub>IN</sub> | | -0.3 to 7 | V | | Sense Voltage | V <sub>SENSE</sub> | | 0.5 | V | | Reference Voltage | V <sub>REF</sub> | | 4 | V | | Operating Ambient Temperature | T <sub>A</sub> | Range S | -20 to 85 | °C | | Maximum Junction | T <sub>J</sub> (max) | | 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -55 to 150 | °C | ## **Functional Block Diagram** ## **ELECTRICAL CHARACTERISTICS** [1]: Valid at $T_A = 25$ °C, $V_{BB} = 35$ V (unless otherwise noted) | Characteristics | Symbol | Test Conditions | Min. | Typ. [2] | Max. | Units | |-------------------------------|----------------------|---------------------------------------------------------|---------------------|----------|---------------------|-------| | OUTPUT DRIVERS | • | | | | | | | Lond Complex Valtage Dance | | Operating | 8 | _ | 35 | V | | Load Supply Voltage Range | $V_{BB}$ | During Sleep Mode | 0 | - | 35 | V | | Logic Supply Voltage Range | V <sub>DD</sub> | Operating | 3.0 | _ | 5.5 | V | | Output On Registance | В | Source Driver, I <sub>OUT</sub> = -1.5 A | _ | 0.350 | 0.450 | Ω | | Output On Resistance | R <sub>DSON</sub> | Sink Driver, I <sub>OUT</sub> = 1.5 A | _ | 0.300 | 0.370 | Ω | | Body Diode Forward Voltage | V <sub>F</sub> | Source Diode, I <sub>F</sub> = -1.5 A | _ | _ | 1.2 | V | | Body Diode Forward Voltage | ٧F | Sink Diode, I <sub>F</sub> = 1.5 A | _ | _ | 1.2 | V | | | | f <sub>PWM</sub> < 50 kHz | _ | _ | 4 | mA | | Motor Supply Current | I <sub>BB</sub> | Operating, outputs disabled | _ | _ | 2 | mA | | | | Sleep Mode | _ | _ | 10 | μΑ | | | | f <sub>PWM</sub> < 50 kHz | _ | _ | 8 | mA | | Logic Supply Current | I <sub>DD</sub> | Outputs off | _ | _ | 5 | mA | | | | Sleep Mode | _ | _ | 10 | μΑ | | CONTROL LOGIC | | | | | | | | Logic Input Voltage | V <sub>IN(1)</sub> | | $V_{DD} \times 0.7$ | _ | _ | V | | Logic input voltage | V <sub>IN(0)</sub> | | _ | _ | $V_{DD} \times 0.3$ | V | | Logic Input Current | I <sub>IN(1)</sub> | $V_{IN} = V_{DD} \times 0.7$ | -20 | <1.0 | 20 | μΑ | | Logic Input Current | I <sub>IN(0)</sub> | $V_{IN} = V_{DD} \times 0.3$ | -20 | <1.0 | 20 | μΑ | | Microstep Select 2 | R <sub>MS2</sub> | | _ | 100 | - | kΩ | | Microstep Select 3 | R <sub>MS3</sub> | | _ | 100 | _ | kΩ | | Input Hysteresis | V <sub>HYS(IN)</sub> | | 150 | 300 | 500 | mV | | Blank Time | t <sub>BLANK</sub> | | 0.7 | 1 | 1.3 | μs | | Fixed Off-Time | | OSC > 3 V | 20 | 30 | 40 | μs | | Fixed Oil-Tillie | t <sub>OFF</sub> | $R_{OSC} = 25 \text{ k}\Omega$ | 23 | 30 | 37 | μs | | Reference Input Voltage Range | $V_{REF}$ | | 0 | _ | 4 | V | | Reference Input Current | I <sub>REF</sub> | | -3 | 0 | 3 | μΑ | | | | V <sub>REF</sub> = 2 V, %I <sub>TripMAX</sub> = 38.27% | _ | _ | ±15 | % | | Current Trip-Level Error [3] | err <sub>l</sub> | V <sub>REF</sub> = 2 V, %I <sub>TripMAX</sub> = 70.71% | - | _ | ±5 | % | | | | V <sub>REF</sub> = 2 V, %I <sub>TripMAX</sub> = 100.00% | _ | _ | ±5 | % | | Crossover Dead Time | t <sub>DT</sub> | | 100 | 475 | 800 | ns | | PROTECTION | | | | | | | | Thermal Shutdown Temperature | TJ | | _ | 165 | - | °C | | Thermal Shutdown Hysteresis | T <sub>JHYS</sub> | | _ | 15 | - | °C | | UVLO Enable Threshold | UV <sub>LO</sub> | V <sub>DD</sub> rising | 2.35 | 2.7 | 3 | V | | UVLO Hysteresis | UV <sub>HYS</sub> | | 0.05 | 0.10 | _ | V | <sup>[1]</sup> Negative current is defined as coming out of (sourcing from) the specified device pin. <sup>[2]</sup> Typical data are for initial design estimations only and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits. [3] err<sub>I</sub> = $(I_{Trip} - I_{Prog})/I_{Prog}$ , where $I_{Prog} = \%I_{TripMAX} \times I_{TripMAX}$ . ### THERMAL CHARACTERISTICS: May require derating at maximum conditions | Characteristic | Symbol | Test Conditions* | Value | Units | |----------------------------|-----------------|--------------------------------------------------|-------|-------| | Package Thermal Resistance | $R_{\theta JA}$ | Package ET; 4-layer PCB, based on JEDEC standard | 32 | °C/W | <sup>\*</sup>In still air. Additional thermal information available on Allegro website. #### Maximum Power Dissipation, P<sub>D</sub>(max) | Time Duration | Symbol | Тур. | Unit | |----------------------------------|----------------|------|------| | STEP minimum, HIGH pulse width | t <sub>A</sub> | 1 | μs | | STEP minimum, LOW pulse width | t <sub>B</sub> | 1 | μs | | Setup time, input change to STEP | t <sub>C</sub> | 200 | ns | | Hold time, input change to STEP | t <sub>D</sub> | 200 | ns | Figure 1. Logic Interface Timing Diagram Table 1. Microstep Resolution Truth Table | MS1 | MS2 | MS3 | Microstep Resolution | Excitation Mode | |-----|-----|-----|----------------------|-----------------| | L | L | L | Full Step | 2 Phase | | Н | L | L | Half Step | 1-2 Phase | | L | Н | L | Quarter Step | W1-2 Phase | | Н | Н | L | Eighth Step | 2W1-2 Phase | | Н | Н | Н | Sixteenth Step | 4W1-2 Phase | #### **FUNCTIONAL DESCRIPTION** **Device Operation.** The A4983 is a complete microstepping motor driver with a built-in translator for easy operation with minimal control lines. It is designed to operate bipolar stepper motors in full-, half-, quarter-, eighth-, and sixteenth-step modes. The currents in each of the two output full-bridges and all of the N-channel DMOS FETs are regulated with fixed off-time PWM (pulse width modulated) control circuitry. At each step, the current for each full-bridge is set by the value of its external current-sense resistor ( $R_{\rm S1}$ and $R_{\rm S2}$ ), a reference voltage ( $V_{\rm REF}$ ), and the output voltage of its DAC (which in turn is controlled by the output of the translator). At power-on or reset, the translator sets the DACs and the phase current polarity to the initial Home state (shown in figures 2 through 6), and the current regulator to Mixed Decay Mode for both phases. When a step command signal occurs on the STEP input, the translator automatically sequences the DACs to the next level and current polarity. (See table 2 for the current-level sequence.) The microstep resolution is set by the combined effect of inputs MS1, MS2, and MS3, as shown in table 1. When stepping, if the new output levels of the DACs are lower than their previous output levels, then the decay mode for the active full-bridge is set to Mixed. If the new output levels of the DACs are higher than or equal to their previous levels, then the decay mode for the active full-bridge is set to Slow. This automatic current decay selection improves microstepping performance by reducing the distortion of the current waveform that results from the back EMF of the motor. If the logic circuits are pulled up to VDD, it is good practice to use a high value pull-up resistor in order to limit current to the logic inputs, should an overvoltage event occur. Logic inputs include: MSx, SLEEP, DIR, ENABLE, RESET, and STEP. **RESET Input (RESET).** The RESET input sets the translator to a predefined Home state (shown in figures 2 through 6) and turns off all of the FET outputs. All STEP inputs are ignored until the RESET input is set to high. **Step Input** (STEP). A low-to-high transition on the STEP input sequences the translator and advances the motor one increment. The translator controls the input to the DACs and the direction of current flow in each winding. The size of the increment is determined by the combined state of inputs MS1, MS2, and MS3. **Microstep Select (MS1, MS2, and MS3).** Selects the microstepping format, as shown in table 1. MS2 and MS3 have a $100 \text{ k}\Omega$ pull-down resistance. Any changes made to these inputs do not take effect until the next STEP rising edge. If the MSx pins are pulled up to $V_{DD}$ , it is good practice to use a high value pull-up resistor in order to limit current to these pins, should an overvoltage event occur. **Direction Input (DIR).** This determines the direction of rotation of the motor. When low, the direction will be clockwise and when high, counterclockwise. Changes to this input do not take effect until the next STEP rising edge. **Internal PWM Current Control.** Each full-bridge is controlled by a fixed off-time PWM current control circuit that limits the load current to a desired value, $I_{TRIP}$ . Initially, a diagonal pair of source and sink FET outputs are enabled and current flows through the motor winding and the current sense resistor, $R_{Sx}$ . When the voltage across $R_{Sx}$ equals the DAC output voltage, the current sense comparator resets the PWM latch. The latch then turns off either the source FETs (when in Slow Decay Mode) or the sink and source FETs (when in Mixed Decay Mode). The maximum value of current limiting is set by the selection of $R_{Sx}$ and the voltage at the VREF pin. The transconductance function is approximated by the maximum value of current limiting, $I_{TripMAX}$ (A), which is set by $$I_{TripMAX} = V_{REF} / (8 \times R_S)$$ where $R_S$ is the resistance of the sense resistor ( $\Omega$ ) and $V_{REF}$ is the input voltage on the REF pin (V). The DAC output reduces the $V_{\text{REF}}$ output to the current sense comparator in precise steps, such that $$I_{trip} = (\%I_{TripMAX} / 100) \times I_{TripMAX}$$ (See table 2 for %I<sub>TripMAX</sub> at each step.) It is critical that the maximum rating (0.5 V) on the SENSE1 and SENSE2 pins is not exceeded. **Fixed Off-Time.** The internal PWM current control circuitry uses a one-shot circuit to control the duration of time that the DMOS FETs remain off. The one shot off-time, $t_{OFF}$ , is determined by the selection of an external resistor connected from the ROSC timing pin to ground. If the ROSC pin is tied to an external voltage > 3 V, then $t_{OFF}$ defaults to 30 $\mu$ s. The ROSC pin can be safely connected to the VDD pin for this purpose. The value of $t_{OFF}$ ( $\mu$ s) is approximately $$t_{OFF}\approx R_{OSC}\,/\,825$$ **Blanking.** This function blanks the output of the current sense comparators when the outputs are switched by the internal current control circuitry. The comparator outputs are blanked to prevent false overcurrent detection due to reverse recovery currents of the clamp diodes, and switching transients related to the capacitance of the load. The blank time, $t_{\rm BLANK}$ ( $\mu$ s), is approximately $$t_{\rm BLANK} \approx 1 \ \mu s$$ **Charge Pump (CP1 and CP2).** The charge pump is used to generate a gate supply greater than that of VBB for driving the source-side FET gates. A $0.1~\mu F$ ceramic capacitor, should be connected between CP1 and CP2. In addition, a $0.1~\mu F$ ceramic capacitor is required between VCP and VBB, to act as a reservoir for operating the high-side FET gates. **VREG** (**VREG**). This internally generated voltage is used to operate the sink-side FET outputs. The VREG pin must be decoupled with a $0.22~\mu F$ ceramic capacitor to ground. VREG is internally monitored. In the case of a fault condition, the FET outputs of the A4983 are disabled. **Enable Input (ENABLE).** This input turns on or off all of the FET outputs. When set to a logic high, the outputs are disabled. When set to a logic low, the internal control enables the outputs as required. The translator inputs STEP, DIR, MS1, MS2, and MS3, as well as the internal sequencing logic, all remain active, independent of the ENABLE input state. **Shutdown.** In the event of a fault, overtemperature (excess T<sub>J</sub>) or an undervoltage (on VCP), the FET outputs of the A4983 are disabled until the fault condition is removed. At power-on, the UVLO (undervoltage lockout) circuit disables the FET outputs and resets the translator to the Home state. **Sleep Mode (SLEEP).** To minimize power consumption when the motor is not in use, this input disables much of the internal circuitry including the output FETs, current regulator, and charge pump. A logic low on the SLEEP pin puts the A4983 into Sleep mode. A logic high allows normal operation, as well as start-up (at which time the A4983 drives the motor to the Home microstep position). When emerging from Sleep mode, in order to allow the charge pump to stabilize, provide a delay of 1 ms before issuing a Step command. If the SLEEP pin is pulled up to $V_{DD}$ , it is good practice to use a high value pull-up resistor in order to limit current to the pin, should an overvoltage event occur. **Mixed Decay Operation.** The bridge can operate in Mixed Decay mode, depending on the step sequence, as shown in figures 3 through 6. As the trip point is reached, the A4983 initially goes into a fast decay mode for 31.25% of the off-time. $t_{OFF}$ . After that, it switches to Slow Decay mode for the remainder of $t_{OFF}$ . A timing diagram for this feature appears on the next page. **Synchronous Rectification.** When a PWM-off cycle is triggered by an internal fixed—off-time cycle, load current recirculates according to the decay mode selected by the control logic. This synchronous rectification feature turns on the appropriate FETs during current decay, and effectively shorts out the body diodes with the low FET $R_{\rm DS(ON)}$ . This reduces power dissipation significantly and can eliminate the need for external Schottky diodes in many applications. Synchronous rectification turns off when the load current approaches zero (0 A), preventing reversal of the load current. A timing dagram for this feature appears on the next page. ### **CURRENT DECAY MODES TIMING CHART** | Symbol | Characteristic | | | | |-------------------|------------------------|--|--|--| | t <sub>off</sub> | evice fixed off-time | | | | | I <sub>PEAK</sub> | Maximum output current | | | | | t <sub>SD</sub> | Slow decay interval | | | | | t <sub>FD</sub> | Fast decay interval | | | | | I <sub>OUT</sub> | Device output current | | | | ### **APPLICATION LAYOUT** Layout The printed circuit board should use a heavy ground-plane. For optimum electrical and thermal performance, the A4983 must be soldered directly onto the board. On the underside of the A4983 package is an exposed pad, which provides a path for enhanced thermal dissipation. The thermal pad should be soldered directly to an exposed surface on the PCB. Thermal vias are used to transfer heat to other layers of the PCB. Thermal vias should not have any thermal relief and should be connected to internal layers, if available, to maximize the dissipation area. **Grounding** In order to minimize the effects of ground bounce and offset issues, it is important to have a low impedance single-point ground, known as a *star ground*, located very close to the device. By making the connection between the exposed thermal pad and the groundplane directly under the A4983, that area becomes an ideal location for a star ground point. A low impedance ground will prevent ground bounce during high current operation and ensure that the supply voltage remains stable at the input terminal. The recommended PCB layout shown in the diagram below, illustrates how to create a star ground under the device, to serve both as low impedance ground point and thermal path. Figure 2. Decay Mode for Full-Step Increments Figure 3. Decay Modes for Half-Step Increments Figure 4. Decay Modes for Quarter-Step Increments Figure 5. Decay Modes for Eighth-Step Increments Figure 6. Decay Modes for Sixteenth-Step Increments # A4983 # **DMOS Microstepping Driver with Translator** Table 2. Step Sequencing Settings Home microstep position at Step Angle 45°; DIR = H | Full<br>Step | Half<br>Step<br># | 1/4<br>Step<br># | 1/8<br>Step<br># | 1/16<br>Step<br># | Phase 1<br>Current<br>[% I <sub>tripMax</sub> ]<br>(%) | Phase 2<br>Current<br>[% l <sub>tripMax</sub> ]<br>(%) | Step<br>Angle<br>(°) | Full<br>Step<br># | Half<br>Step<br># | 1/4<br>Step<br># | 1/8<br>Step<br># | 1/16<br>Step<br># | Phase 1<br>Current<br>[% ltripMax]<br>(%) | Phase 2<br>Current<br>[% I <sub>tripMax</sub> ]<br>(%) | Step<br>Angle | |--------------|-------------------|------------------|------------------|-------------------|--------------------------------------------------------|--------------------------------------------------------|----------------------|-------------------|-------------------|------------------|------------------|-------------------|-------------------------------------------|--------------------------------------------------------|---------------| | | 1 | 1 | 1 | 1 | 100.00 | 0.00 | 0.0 | | 5 | 9 | 17 | 33 | -100.00 | 0.00 | 180.0 | | | | | | 2 | 99.52 | 9.80 | 5.6 | | | | | 34 | -99.52 | -9.80 | 185.6 | | | | | 2 | 3 | 98.08 | 19.51 | 11.3 | | | | 18 | 35 | -98.08 | -19.51 | 191.3 | | | | | | 4 | 95.69 | 29.03 | 16.9 | | | | | 36 | -95.69 | -29.03 | 196.9 | | | | 2 | 3 | 5 | 92.39 | 38.27 | 22.5 | | | 10 | 19 | 37 | -92.39 | -38.27 | 202.5 | | | | | | 6 | 88.19 | 47.14 | 28.1 | | | | | 38 | -88.19 | -47.14 | 208.1 | | | | | 4 | 7 | 83.15 | 55.56 | 33.8 | | | | 20 | 39 | -83.15 | -55.56 | 213.8 | | | | | | 8 | 77.30 | 63.44 | 39.4 | | | | | 40 | -77.30 | -63.44 | 219.4 | | 1 | 2 | 3 | 5 | 9 | 70.71 | 70.71 | 45.0 | 3 | 6 | 11 | 21 | 41 | -70.71 | -70.71 | 225.0 | | | | | | 10 | 63.44 | 77.30 | 50.6 | | | | | 42 | -63.44 | -77.30 | 230.6 | | | | | 6 | 11 | 55.56 | 83.15 | 56.3 | | | | 22 | 43 | -55.56 | -83.15 | 236.3 | | | | | | 12 | 47.14 | 88.19 | 61.9 | | | | | 44 | -47.14 | -88.19 | 241.9 | | | | 4 | 7 | 13 | 38.27 | 92.39 | 67.5 | | | 12 | 23 | 45 | -38.27 | -92.39 | 247.5 | | | | | | 14 | 29.03 | 95.69 | 73.1 | | | | | 46 | -29.03 | -95.69 | 253.1 | | | | | 8 | 15 | 19.51 | 98.08 | 78.8 | | | | 24 | 47 | -19.51 | -98.08 | 258.8 | | | | | | 16 | 9.80 | 99.52 | 84.4 | | | | | 48 | -9.80 | -99.52 | 264.4 | | | 3 | 5 | 9 | 17 | 0.00 | 100.00 | 90.0 | | 7 | 13 | 25 | 49 | 0.00 | -100.00 | 270.0 | | | | | | 18 | -9.80 | 99.52 | 95.6 | | | | | 50 | 9.80 | -99.52 | 275.6 | | | | | 10 | 19 | -19.51 | 98.08 | 101.3 | | | | 26 | 51 | 19.51 | -98.08 | 281.3 | | | | | | 20 | -29.03 | 95.69 | 106.9 | | | | | 52 | 29.03 | -95.69 | 286.9 | | | | 6 | 11 | 21 | -38.27 | 92.39 | 112.5 | | | 14 | 27 | 53 | 38.27 | -92.39 | 292.5 | | | | | | 22 | -47.14 | 88.19 | 118.1 | | | | | 54 | 47.14 | -88.19 | 298.1 | | | | | 12 | 23 | -55.56 | 83.15 | 123.8 | | | | 28 | 55 | 55.56 | -83.15 | 303.8 | | | | | | 24 | -63.44 | 77.30 | 129.4 | | | | | 56 | 63.44 | -77.30 | 309.4 | | 2 | 4 | 7 | 13 | 25 | -70.71 | 70.71 | 135.0 | 4 | 8 | 15 | 29 | 57 | 70.71 | -70.71 | 315.0 | | | | | | 26 | -77.30 | 63.44 | 140.6 | | | | | 58 | 77.30 | -63.44 | 320.6 | | | | | 14 | 27 | -83.15 | 55.56 | 146.3 | | | | 30 | 59 | 83.15 | -55.56 | 326.3 | | | | | | 28 | -88.19 | 47.14 | 151.9 | | | | | 60 | 88.19 | -47.14 | 331.9 | | | | 8 | 15 | 29 | -92.39 | 38.27 | 157.5 | | | 16 | 31 | 61 | 92.39 | -38.27 | 337.5 | | | | | | 30 | -95.69 | 29.03 | 163.1 | | | | | 62 | 95.69 | -29.03 | 343.1 | | | | | 16 | 31 | -98.08 | 19.51 | 168.8 | | | | 32 | 63 | 98.08 | -19.51 | 348.8 | | | | | | 32 | -99.52 | 9.80 | 174.4 | | | | | 64 | 99.52 | -9.80 | 354.4 | ### **Pinout Diagram** #### **Terminal List Table** | Name | Number | Description | | | |--------|-----------|-----------------------------------------------|--|--| | CP1 | 4 | Charge pump capacitor terminal | | | | CP2 | 5 | Charge pump capacitor terminal | | | | VCP | 6 | Reservoir capacitor terminal | | | | VREG | 8 | Regulator decoupling terminal | | | | MS1 | 9 | Logic input | | | | MS2 | 10 | Logic input | | | | MS3 | 11 | Logic input | | | | RESET | 12 | Logic input | | | | ROSC | 13 | Timing set | | | | SLEEP | 14 | Logic input | | | | VDD | 15 | Logic supply | | | | STEP | 16 | Logic input | | | | REF | 17 | G <sub>m</sub> reference voltage input | | | | GND | 3, 18 | Ground* | | | | DIR | 19 | Logic input | | | | OUT1B | 21 | DMOS Full Bridge 1 Output B | | | | VBB1 | 22 | Load supply | | | | SENSE1 | 23 | Sense resistor terminal for Bridge 1 | | | | OUT1A | 24 | DMOS Full Bridge 1 Output A | | | | OUT2A | 26 | DMOS Full Bridge 2 Output A | | | | SENSE2 | 27 | Sense resistor terminal for Bridge 2 | | | | VBB2 | 28 | Load supply | | | | OUT2B | 1 | DMOS Full Bridge 2 Output B | | | | ENABLE | 2 | Logic input | | | | NC | 7, 20, 25 | No connection | | | | PAD | _ | Exposed pad for enhanced thermal dissipation* | | | <sup>\*</sup>The GND pins must be tied together externally by connecting to the PAD ground plane under the device. ### ET Package, 28-Pin QFN with Exposed Thermal Pad XXXX ${\mathcal A}$ Date Code Lot Number Line 2: Logo A, 4-Digit Date Code Line 3: Characters 5, 6, 7, 8 of Assembly Lot Number (reference DWG-0000378, Rev. 3) Dimensions in millimeters Exact case and lead configuration at supplier discretion within limits shown A Terminal #1 mark area Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion) For Reference Only; not for tooling use Reference land pattern layout (reference IPC7351 QFN50P500X500X100-29V1M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) Coplanarity includes exposed thermal pad and terminals Branding scale and appearance at supplier discretion ## A4983 ## **DMOS Microstepping Driver with Translator** #### **REVISION HISTORY** | Number | Date | Description | | |--------|----------------|--------------------------------------------------|--| | 2 | April 2, 2020 | Minor editorial updates | | | 3 | March 23, 2022 | March 23, 2022 Updated package drawing (page 16) | | Copyright 2022, Allegro MicroSystems. Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents. For the latest version of this document, visit our website: www.allegromicro.com