

# October 2008

# FDS4559\_F085

# 60V Complementary PowerTrench<sup>□</sup> MOSFET

# **General Description**

This complementary MOSFET device is produced using Fairchild's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance.

### **Applications**

- · DC/DC converter
- · Power management
- · LCD backlight inverter



#### **Features**

Q1: N-Channel

4.5 A, 60 V 
$$R_{DS(on)} = 55 \text{ m}\Omega \text{ @ V}_{GS} = 10 V$$
 
$$R_{DS(on)} = 75 \text{ m}\Omega \text{ @ V}_{GS} = 4.5 V$$

Q2: P-Channel

$$-3.5$$
 A,  $-60$  V R<sub>DS(on)</sub> = 105 m $\Omega$  @ V<sub>GS</sub> =  $-10$ V R<sub>DS(on)</sub> = 135 m $\Omega$  @ V<sub>GS</sub> =  $-4.5$ V

- Qualified to AEC Q101
- RoHS Compliant





# Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol            | Parameter                                        |           | Q1     | Q2   | Units |
|-------------------|--------------------------------------------------|-----------|--------|------|-------|
| V <sub>DSS</sub>  | Drain-Source Voltage                             |           | 60     | -60  | V     |
| V <sub>GSS</sub>  | Gate-Source Voltage                              |           | ±20    | ±20  | V     |
| I <sub>D</sub>    | Drain Current - Continuous                       | (Note 1a) | 4.5    | -3.5 | А     |
|                   | - Pulsed                                         |           | 20     | -20  |       |
| P <sub>D</sub>    | Power Dissipation for Dual Operation             |           | 2      | W    |       |
|                   | Power Dissipation for Single Operation (Note 1a) |           | 1      |      |       |
|                   |                                                  | (Note 1b) | 1      | .2   |       |
|                   |                                                  | (Note 1c) |        | 2    | 1     |
| $T_J$ , $T_{STG}$ | Operating and Storage Junction Temperature Range |           | -55 to | +150 | °C    |

## **Thermal Characteristics**

| R <sub>eJA</sub> | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|------------------|-----------------------------------------|-----------|----|------|
| R <sub>euc</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

**Package Marking and Ordering Information** 

| Device Marking | Device       | Reel Size | Tape width | Quantity   |
|----------------|--------------|-----------|------------|------------|
| FDS4559        | FDS4559_F085 | 13"       | 12mm       | 2500 units |

2008 Fairchild Semiconductor Corporation

| Symbol                                   | Parameter                                         | Test Conditions                                                                                                                                                           | Type     | Min       | Тур              | Max               | Units |
|------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|------------------|-------------------|-------|
| Drain-S                                  | ource Avalanche Ratin                             | QS (Note 1)                                                                                                                                                               |          |           |                  |                   |       |
| W <sub>DSS</sub>                         | Single Pulse Drain-Source<br>Avalanche Energy     | $V_{DD} = 30 \text{ V}, \qquad I_D = 4.5 \text{ A}$                                                                                                                       | Q1       |           |                  | 90                | mJ    |
| I <sub>AR</sub>                          | Maximum Drain-Source<br>Avalanche Current         |                                                                                                                                                                           | Q1       |           |                  | 4.5               | A     |
| Off Cha                                  | racteristics                                      |                                                                                                                                                                           |          |           |                  |                   |       |
| BV <sub>DSS</sub>                        | Drain-Source Breakdown<br>Voltage                 | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$<br>$V_{GS} = 0 \text{ V}, I_D = -250 \mu\text{A}$                                                                           | Q1<br>Q2 | 60<br>–60 |                  |                   | V     |
| ΔBV <sub>DSS</sub><br>ΔΤ <sub>J</sub>    | Breakdown Voltage<br>Temperature Coefficient      | $I_D$ = 250 $\mu$ A, Referenced to 25°C $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                          | Q1<br>Q2 |           | 58<br>–49        |                   | mV/°C |
| I <sub>DSS</sub>                         | Zero Gate Voltage Drain<br>Current                | $V_{DS} = 48 \text{ V}, V_{GS} = 0 \text{ V}$<br>$V_{DS} = -48 \text{ V}, V_{GS} = 0 \text{ V}$                                                                           | Q1<br>Q2 |           |                  | 1<br>-1           | μА    |
| I <sub>GSS</sub>                         | Gate-Body Leakage                                 | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$<br>$V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                    | Q1<br>Q2 |           |                  | ±100<br>+100      | nA    |
| On Cha                                   | racteristics (Note 2)                             |                                                                                                                                                                           |          |           |                  |                   |       |
| $V_{GS(th)}$                             | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_D = 250 \mu A$<br>$V_{DS} = V_{GS}, I_D = -250 \mu A$                                                                                                 | Q1<br>Q2 | 1<br>-1   | 2.2<br>-1.6      | 3 -3              | V     |
| ΔV <sub>GS(th)</sub><br>ΔΤ <sub>.J</sub> | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 μA, Referenced to 25°C $I_D$ = -250 μA, Referenced to 25°C                                                                                                    | Q1<br>Q2 |           | -5.5<br>4        |                   | mV/°C |
| R <sub>DS(on)</sub>                      | Static Drain-Source<br>On-Resistance              | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4.5 A<br>V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4.5 A, T <sub>J</sub> = 125°C<br>V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 4 A | Q1       |           | 42<br>72<br>55   | 55<br>94<br>75    | mΩ    |
|                                          |                                                   | $\begin{array}{l} V_{GS} = -10 \ V, \ I_D = -3.5 \ A \\ V_{GS} = -10 \ V, \ I_D = -3.5 \ A, \ T_J = 125 ^{\circ}C \\ V_{GS} = -4.5 \ V, \ I_D = -3.1 \ A \end{array}$     | Q2       |           | 82<br>130<br>105 | 105<br>190<br>135 |       |
| I <sub>D(on)</sub>                       | On-State Drain Current                            | $V_{GS} = 10 \text{ V}, V_{DS} = 5 \text{ V}$ $V_{GS} = -10 \text{ V}, V_{DS} = -5 \text{ V}$ $V_{DS} = 10 \text{ V}, I_{D} = 4.5 \text{ A}$                              | Q1<br>Q2 | 20<br>–20 |                  |                   | A     |
| <b>g</b> fs                              | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, I_{D} = 4.5 \text{ A}$<br>$V_{DS} = -5 \text{ V}, I_{D} = -3 \text{ 5 A}$                                                                         | Q1<br>Q2 |           | 14<br>9          |                   | S     |
| Dynami                                   | ic Characteristics                                |                                                                                                                                                                           |          |           |                  |                   |       |
| C <sub>iss</sub>                         | Input Capacitance                                 | Q1<br>$V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$                                                                                                                      | Q1<br>Q2 |           | 650<br>759       |                   | pF    |
| Coss                                     | Output Capacitance                                | f = 1.0 MHz<br>Q2                                                                                                                                                         | Q1<br>Q2 |           | 80<br>90         |                   | pF    |
| C <sub>rss</sub>                         | Reverse Transfer<br>Capacitance                   | $V_{DS} = -30 \text{ V}, V_{GS} = 0 \text{ V},$<br>f = 1.0 MHz                                                                                                            | Q1<br>Q2 |           | 35<br>39         |                   | pF    |
| Switchin                                 | a Characteristics                                 |                                                                                                                                                                           |          |           |                  |                   |       |
|                                          | g Characteristics (Note 2<br>Turn-On Delay Time   | Q1<br>$V_{DD} = 30 \text{ V}, I_{D} = 1 \text{ A},$                                                                                                                       | Q1<br>Q2 |           | 11 7             | 20<br>14          | ns    |
|                                          | Turn-On Rise Time                                 | $V_{GS} = 10V, R_{GEN} = 6 \Omega$                                                                                                                                        | Q1<br>Q2 |           | 8                | 18<br>20          | ns    |
| (off)                                    | Turn-Off Delay Time                               | Q2 $V_{DD} = -30 \text{ V}, I_{D} = -1 \text{ A},$                                                                                                                        | Q1<br>Q2 |           | 19<br>19         | 35<br>34          | ns    |
|                                          | Turn-Off Fall Time                                | $V_{GS} = -10 \text{ V}, R_{GEN} = 6 \Omega$                                                                                                                              | Q1<br>Q2 |           | 6                | 15<br>22          | ns    |
| ) <sub>g</sub>                           | Total Gate Charge                                 | Q1<br>V <sub>DS</sub> = 30 V, I <sub>D</sub> = 4.5 A, V <sub>GS</sub> = 10 V                                                                                              | Q1<br>Q2 |           | 12.5             | 18<br>21          | nC    |
| gs                                       | Gate-Source Charge                                | Q2                                                                                                                                                                        | Q1<br>Q2 |           | 2.4              | -1                | nC    |
| gd                                       | Gate-Drain Charge                                 | $V_{DS} = -30 \text{ V}, I_D = -3.5 \text{ A}, V_{GS} = -10 \text{ V}$                                                                                                    | Q1       |           | 2.6              |                   | nC    |

# Electrical Characteristics (continued) T<sub>A</sub> = 25°C unless otherwise noted

| Symbol          | Parameter                                              | Test Conditions                                                                                                               | Type     | Min | Тур         | Max         | Units |  |
|-----------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------|-----|-------------|-------------|-------|--|
| Drain-S         | Drain-Source Diode Characteristics and Maximum Ratings |                                                                                                                               |          |     |             |             |       |  |
| Is              | Maximum Continuous Drain-Source Diode Forward Current  |                                                                                                                               | Q1<br>Q2 |     |             | 1.3<br>-1.3 | Α     |  |
| V <sub>SD</sub> | Drain-Source Diode Forward<br>Voltage                  | $V_{GS} = 0 \text{ V}, I_S = 1.3 \text{ A} \text{ (Note 2)}$<br>$V_{GS} = 0 \text{ V}, I_S = -1.3 \text{ A} \text{ (Note 2)}$ | Q1<br>Q2 |     | 0.8<br>-0.8 | 1.2<br>-1.2 | V     |  |

#### Notes:

 R<sub>BJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>BJC</sub> is guaranteed by design while R<sub>BCA</sub> is determined by the user's board design.



a) 78°C/W when mounted on a 0.5 in² pad of 2 oz copper



b) 125°C/W when mounted on a .02 in<sup>2</sup> pad of 2 oz copper



c) 135°C/W when mounted on a minimum pad.

Scale 1:1 on letter size paper

2. Pulse Test: Pulse Width < 300 µs, Duty Cycle < 2.0%



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.



Figure 7. Gate Charge Characteristics.



Figure 9. Maximum Safe Operating Area.



Figure 8. Capacitance Characteristics.



Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. On-Region Characteristics.



Figure 13. On-Resistance Variation with Temperature.



Figure 15. Transfer Characteristics.



Figure 12. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 14. On-Resistance Variation with Gate-to-Source Voltage.



Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature.





Figure 17. Gate Charge Characteristics.







Figure 19. Maximum Safe Operating Area.

Figure 20. Single Pulse Maximum Power Dissipation.



Figure 21. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTL™

Current Transfer Logic™ EcoSPARK®

EfficentMax™ EZSWITCH™ \*

-airchild®

Fairchild Semiconductor® FACT Quiet Series™

**FACT®** FAST® FastvCore™ FlashWriter® \* FRFET® Global Power Resource<sup>SM</sup> Green FPS™

Green FPS™ e-Series™ GTO™ IntelliMAX™

ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™

MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR®

PDP SPM™ Power-SPM™ PowerTrench® Programmable Active Droop™

QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW /W /kW at a time™ SmartMax™

SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8

SupreMOS™ SyncFET™ SYSTEM ® GENERAL

The Power Franchise®

wer TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup>
TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ μSerDes™

UHC® Ultra FRFET™ UniFET™ VCX<sup>TM</sup>

VisualMax™ XS™

\* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

F-PFS™

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Farichild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Farichild strongly encourages customers to purchase Farichild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Farichild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |