# High Speed CMOS Optocouplers # Technical Data # **Features** - 1 µm CMOS IC Technology - Compatibility with All +5 V CMOS and TTL Logic Families - No External Components Required for Logic Interface - High Speed: 15 MBd (HCPL-7100) and 50 MBd (HCPL-7101) Guaranteed - Low Power Consumption - Safety Approvals UL 1577 (3750 Vac/1 Min) VDE 0884 (V<sub>IORM</sub> = 848 V peak) CSA - 3-State Output - 3750 Vac/1 Minute Dielectric Withstand - High Common Mode Transient Immunity ### **Applications** - Multiplexed Data Transmission - Computer-Peripheral Interface - Microprocessor System Interface - Digital Isolation for A/D, D/A Conversion - Instrument Input/Output Isolation - Motor Control - Power Inverter # **Description** The HCPL-7100/7101 optocoupler combines the latest CMOS IC technology, a new high-speed high-efficiency AlGaAs LED, and an optimized light coupling system to achieve outstanding performance with very low power consumption. It requires only two bypass capacitors for complete CMOS/TTL compatibility. Basic building blocks of the HCPL-7100/7101 are a CMOS LED driver IC, an AlGaAs LED, and a CMOS detector IC. A CMOS or TTL logic input signal controls the LED driver IC which supplies current to the LED. The detector IC incorporates an integrated photodiode, a high-speed transimpedance amplifier and a voltage comparator with hysteresis. The 3-state output is CMOS and TTL # HCPL-7100 HCPL-7101 compatible and is controlled by the output enable pin, $V_{\rm OE}$ . The HCPL-7100/7101 consumes very little power, due to the CMOS IC technology and the light coupling system. The entire optocoupler typically uses only 10 mA of supply current, including the LED current. World-wide safety approval and 3750 Vac/1 minute dielectric withstand is achieved with our patented "light-pipe" optocoupler packaging technology. The HCPL-7100/7101 provides he user with an easy-to-use CMOS or TTL compatible optocoupler ideally suited for a variety of applications where high speed and low power consumption are desired. #### **Schematic** CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. 1-402 5965-3578E # **Ordering Information** Option data sheets available. Contact your Hewlett-Packard sales representative or authorized distributor for information. # Package Outline Drawings Standard DIP Package ## **Gull Wing Surface Mount Option 300\*** \*Refer to Option 300 data sheet for more information. # **Maximum Solder Reflow Thermal Profile** (NOTE: USE OF NON-CHLORINE ACTIVATED FLUXES IS RECOMMENDED.) # **Regulatory Information** The HCPL-7100/1 has been approved by the following organizations: ## $\mathbf{UL}$ safety requirements. Recognized under UL 1577, Component Recognition Program, File E55361. #### CSA Approved under CSA Component Acceptance Notice #5, File CA 88324. #### **VDE** Approved according to VDE 0884/06.92 # **Insulation and Safety Related Specifications** | Parameter | Symbol | Value | Units | Conditions | |--------------------------|--------|-------|-------|------------------------------------------------------| | Min. External Air Gap | L(IO1) | 7.4 | mm | Measured from input terminals to output terminals, | | (External Clearance) | | | | shortest distance through air | | Min. External Tracking | L(IO2) | 8.0 | mm | Measured from input terminals to output terminals, | | Path (External Creepage) | | | | shortest distance path along body | | Min. Internal Plastic | | 0.5 | mm | Through insulation distance, conductor to conductor, | | Gap (Internal Clearance) | | | | usually the direct distance between the photoemitter | | | | | | and photodetector inside the optocoupler cavity | | Tracking Resistance | CTI | 175 | V | DIN IEC 112/VDE 0303 PART 1 | | (Comparative | | | | | | Tracking Index) | | | | | | Isolation Group | | IIIa | | Material Group (DIN VDE 0110, 1/89, Table 1) | Option 300 - surface mount classification is Class A in accordance with CECC 00802. # VDE 0884 (06.92) Insulation Characteristics | Description | Symbol | Characteristic | Unit | |-------------------------------------------------------------------------------------|-------------------|-----------------------|-------------------------| | Installation classification per DIN VDE 0110, Table 1 | | | | | for rated mains voltage ≤300 V rms | | I-IV | | | for rated mains voltage ≤600 V rms | | I-III | | | Climatic Classification | | 40/85/21 | | | Pollution Degree (DIN VDE 0110, Table 1)* | | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 848 | V peak | | Input to Output Test Voltage, Method b** | | | | | $V_{PR} = 1.875 \text{ x } V_{IORM}$ , Production test with $t_p = 1 \text{ sec}$ , | $V_{\mathrm{PR}}$ | 1591 | V peak | | Partial discharge < 5 pC | | | | | Input to Output Test Voltage, Method a** | | | | | $V_{PR} = 1.5 \text{ x } V_{IORM}$ , Type and sample test, $t_p = 60 \text{ sec}$ , | $V_{\mathrm{PR}}$ | 1273 | V peak | | Partial discharge < 5 pC | | | | | Highest Allowable Overvoltage** | $V_{TR}$ | 6000 | V peak | | (Transient Overvoltage, $t_{TR} = 10 \text{ sec}$ ) | | | | | Safety-limiting values (Maximum values allowed in the event | | | | | of a failure, also see Figure 15) | | | | | Case Temperature | $T_{\rm S}$ | 175 | $^{\circ}\! \mathbb{C}$ | | Input Power | $P_{S,INPUT}$ | 80 | mW | | Output Power | $P_{S,OUTPUT}$ | 250 | mW | | Insulation Resistance at $T_S$ , $V_{IO} = 500 \text{ V}$ | $R_{S}$ | ≥1 x 10 <sup>12</sup> | Ω | <sup>\*</sup>This part may also be used in Pollution Degree 3 environments where the rated mains voltage is ≤300 V rms (per DIN VDE 0110). \*\*Refer to the front of the optocoupler section in the current catalog for a more detailed description of VDE 0884 and other product **Note:** Optocouplers providing safe electrical separation per VDE 0884 do so only within the safety-limiting values to which they are qualified. Protective cut-out switches must be used to ensure that the safety limits are not exceeded. # **Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Unit | | | | |---------------------------------------|--------------------------------------|------|-----------------|------|--|--|--| | Storage Temperature | $T_{\mathrm{S}}$ | -55 | 125 | ℃ | | | | | Ambient Operating Temperature | $T_{\!A}$ | -40 | 85 | ℃ | | | | | Supply Voltages | $V_{\mathrm{DD1,2}}$ | 0.0 | 5.5 | V | | | | | Input Voltage | $V_{\rm I}$ | -0.5 | $V_{DD1} + 0.5$ | V | | | | | Output Voltage | V <sub>O</sub> | -0.5 | $V_{DD2} + 0.5$ | V | | | | | Output Enable Voltage | $V_{ m OE}$ | -0.5 | $V_{DD2} + 0.5$ | V | | | | | Average Output Current | $I_{O}$ | | 25 | mA | | | | | Package Power Dissipation | $P_{\mathrm{PD}}$ | | 220 | mW | | | | | Lead Solder Temperature | $T_{LS}$ | | 260 | ℃ | | | | | (1.6 mm Below Seating Plane, 10 sec.) | | | | | | | | | Reflow Temperature Profile | See Package Outline Drawings Section | | | | | | | # **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Unit | Test Conditions | |-------------------------------------|----------------------|------|--------------------|------|--------------------------------| | Operating Temperature | $T_{A}$ | -40 | 85 | ℃ | | | Supply Voltages | $V_{\mathrm{DD1,2}}$ | 4.5 | 5.5 | V | | | Logic High Input Voltage | $ m V_{IH}$ | 2.0 | $V_{\mathrm{DD1}}$ | V | | | Logic Low Input Voltage | $V_{\rm IL}$ | 0.0 | 0.8 | V | | | Logic High Output<br>Enable Voltage | $V_{OEH}$ | 2.0 | $V_{\mathrm{DD2}}$ | V | Output in high impedance state | | Logic Low Output<br>Enable Voltage | $V_{ m OEL}$ | 0.0 | 0.8 | V | Output enabled | | Input Signal Rise and<br>Fall Times | $t_r,t_f$ | | 1 | ms | | | TTL Fanout | N | | 6 | | Standard Loads | # **Electrical Specifications** Guaranteed across recommended operating conditions. Test conditions represent worst case values for the parameter under test. Test conditions that are not specified can be anywhere within their operating range. All typicals are at $25^{\circ}$ C and $5^{\circ}$ V supplies unless otherwise noted. | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | Fig. | Note | |-------------------------------------------|---------------------|------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------| | Logic Low Input Supply<br>Current | $I_{\mathrm{DD1L}}$ | | 5.2 | 10.0 | mA | $ \begin{array}{c} V_{DD1} = 5.5 \text{ V} \\ V_{I} = V_{IL} \end{array} $ | | 1 | | Logic High Input Supply | $I_{\mathrm{DD1H}}$ | | 0.3 | 0.6 | mA | $V_{\rm I} = 4.5 \text{ V}$ $V_{\rm DD1} = 5.5 \text{ V}$ | | 1 | | Current | | | 0.9 | 1.6 | | $V_{\rm I} = 2.0 \text{ V}$ | | | | Logic Low Output<br>Supply Current | $I_{\mathrm{DD2L}}$ | | 5.0 | 9.0 | mA | $\begin{aligned} V_{\mathrm{DD2}} &= 5.5 \ \mathrm{V} \\ V_{\mathrm{OE}} &= V_{\mathrm{OEL}} \\ V_{\mathrm{I}} &= V_{\mathrm{IL}} \end{aligned}$ | | | | Logic High Output<br>Supply Current | $I_{\mathrm{DD2H}}$ | | 5.2 | 9.0 | mA | $\begin{aligned} &V_{DD2} = 5.5 \ V \\ &V_{OE} = V_{OEL} \\ &I_O = 0 \ mA \\ &V_I = V_{IH} \end{aligned}$ | | | | Tri-State Output Supply | $I_{\mathrm{DD2Z}}$ | | 5.1 | 9.0 | mA | $V_{OE} = 4.5 \text{ V}$ $V_{DD2} = 5.5 \text{ V}$ | | | | Current | | | 5.6 | 10.0 | | $V_{OE} = 2.0 \text{ V}$ | | | | Input Current | $I_{\rm I}$ | -1 | | 1 | μA | $V_{\rm I} = V_{\rm DD1}$ or GND<br>$V_{\rm DD1} = 5.5 \text{ V}$ | | | | Output Enable Current | $I_{OE}$ | -1 | | 1 | μA | $V_{OE} = V_{DD2}$ or GND<br>$V_{DD2} = 5.5 \text{ V}$ | | | | Logic High Output | V <sub>OH</sub> | 4.4 | 5.0 | | | $I_{O} = -20 \ \mu A$ $V_{DD2} = 4.5 \ V$ | 6 | | | Voltage | | 4.0 | 4.8 | ] | V | $I_O = -4.0 \text{ mA}$ $V_I = V_{IH}$ | | | | | | 3.7 | 4.7 | | | $I_{\rm O}$ = -6.0 mA $V_{\rm OE}$ = $V_{\rm OEL}$ | | | | Logic High Output<br>Current | I <sub>OH</sub> | -7.5 | -25 | | mA | $egin{array}{l} V_{DD2} = 4.5 \ V \ V_{O} = 3.6 \ V \ V_{I} = V_{IH} \ V_{OE} = V_{OEL} \end{array}$ | 6 | | | Logic Low Output | V <sub>OL</sub> | | 0.0 | 0.1 | | $I_{\rm O} = 20 \; \mu A$ $V_{\rm DD2} = 4.5 \; {\rm V}$ | 5 | | | Voltage | | | 0.1 | 0.3 | v | $I_O = 4.0 \text{ mA}$ $V_I = V_{IL}$ | | | | | | | 0.15 | 0.4 | | $I_{\rm O} = 6.0 \text{ mA}$ $V_{\rm OE} = V_{\rm OEL}$ | | | | Logic Low Output<br>Current | $I_{ m OL}$ | 10.5 | 23 | | mA | $\begin{array}{l} V_{\rm DD2} = 4.5 \ V \\ V_{\rm O} = 0.6 \ V \\ V_{\rm I} = V_{\rm IL} \\ V_{\rm OE} = V_{\rm OEL} \end{array}$ | 5 | | | High Impedance<br>State Output<br>Current | $I_{OZ}$ | -5 | | 5 | μA | $V_{\mathrm{DD2}} = 5.5 \text{ V}$ $V_{\mathrm{OE}} = V_{\mathrm{OEH}}$ $V_{\mathrm{O}} = V_{\mathrm{DD2}} \text{ or GND}$ | | | | Input Capacitance | $C_{I}$ | | 4.3 | | pF | f = 1 MHz | | 4 | **Switching Specifications**Guaranteed across recommended operating conditions. Test conditions represent worst case values for the parameter under test. Test conditions that are not specified can be anywhere within their operating range. All typicals are at 25 $^{\circ}\mathrm{C}$ and 5 V supplies unless otherwise noted. | Parameter | Symbol | Device | Min. | Тур. | Max. | Unit | Test Conditions | Fig. | Note | |--------------------------------------------------------------------------------------------|--------------------|-----------|------|------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------| | Propagation | $t_{\mathrm{PHL}}$ | HCPL-7100 | | | 70 | ns | $C_L = 50 \text{ pF}$<br>CMOS Signal Levels | 7, 8 | 5, 6 | | Delay Time<br>to Logic | | HCPL-7101 | | 28 | 40 | | CMOS Signal Levels | | | | Low Output | | HCPL-7100 | | | 70 | ns | $C_L = 15 \text{ pF}$ | | | | | | HCPL-7101 | | | 40 | | TTL Signal Levels | | | | Propagation | $t_{\rm PLH}$ | HCPL-7100 | | | 70 | ns | $C_L = 50 \text{ pF}$ | 7, 8 | 5, 6 | | Delay Time<br>to Logic | | HCPL-7101 | | 27 | 40 | | CMOS Signal Levels | | | | High Output | | HCPL-7100 | | | 70 | ns | $C_L = 15 \text{ pF}$ | | | | | | HCPL-7101 | | | 40 | | TTL Signal Levels | | | | Pulse Width | PWD | HCPL-7100 | | - | 20 | ns | $C_L = 50 \text{ pF}$<br>CMOS Signal Levels | 7, 9 | 6, 7 | | $\begin{array}{c} \text{Distortion} \\ t_{\text{PHL}}\text{-}t_{\text{PLH}} \end{array}$ | | HCPL-7101 | | 2 | 6 | | CMOS Signal Levels $C_{L} = 15 \text{ pF}$ TTL Signal Levels | | | | | | HCPL-7100 | | | 20 | ns | | | | | | | HCPL-7101 | | | 6 | | | | | | Data Rate | | HCPL-7100 | 15 | | | MBd | % PWD < 30% | | 8 | | | | HCPL-7101 | 50 | 65 | | | | | | | Propagation<br>Delay Skew | $t_{PSK}$ | HCPL-7101 | | | 10 | ns | | 10 | 9 | | Output Rise | $t_R$ | HCPL-7100 | | 12 | | ns | $C_L = 50 \text{ pF}$ | 7 | | | Time<br>(10-90%) | | HCPL-7101 | | 10 | | | $C_L = 50 \text{ pF}$<br>CMOS Signal Levels | | | | Output Fall | $t_{\mathrm{F}}$ | HCPL-7100 | | 8 | | ns | $C_L = 50 \text{ pF}$<br>CMOS Signal Levels | 7 | | | Time<br>(90-10%) | | HCPL-7101 | | 7 | | | CMOS Signai Leveis | | | | Random Jitter | RJ | HCPL-7101 | | 50 | | ps rms | $\begin{split} V_1 &= 0\text{-}5 \text{ V square wave,} \\ f &= 25 \text{ MHz, input rise/} \\ \text{fall time} &= 5 \text{ ns.} \\ R_L &= 10 \text{ k}\Omega, \\ C_L &= 5 \text{ pF.} \\ \text{TTL Threshold Levels.} \end{split}$ | | | | Propagation Delay Time From | $t_{PZH}$ | | | 13 | | ns | $C_{\rm L} = 50~{ m pF}$<br>CMOS Signal Levels | 12 | 6 | | Output Enabled<br>to Logic High<br>Output | | | | 12 | | ns | $C_{\rm L} = 15~{ m pF}$<br>TTL Signal Levels | | | | Propagation Delay Time From | ${ m t_{PZL}}$ | | | 11 | | ns | C <sub>L</sub> = 50 pF<br>CMOS Signal Levels | 12 | 6 | | Output Enabled<br>to Logic Low<br>Output | | | | 10 | | ns | $C_{\rm L} = 15~{ m pF}$<br>TTL Signal Levels | | | # **Switching Specifications (cont.)** Guaranteed across recommended operating conditions. Test conditions represent worst case values for the parameter under test. Test conditions that are not specified can be anywhere within their operating range. All typicals are at $25\,^{\circ}$ C and $5\,$ V supplies unless otherwise noted. | Parameter | Symbol | Device | Min. | Тур. | Max. | Unit | Test Conditions | Fig. | Note | |----------------------------------------------------|-----------------------------|-----------|------|------|------|------|---------------------------------------------|------|------| | Propagation<br>Delay Time from | $t_{PHZ}$ | | | 12 | | ns | $C_L = 50 \text{ pF}$<br>CMOS Signal Levels | 12 | 6 | | Logic High to<br>Output Disabled | | | | 12 | | ns | $C_L = 15 \text{ pF}$<br>TTL Signal Levels | | | | Propagation Delay Time from Logic Low to | $\mathrm{t_{PLZ}}$ | | | 9 | | ns | $C_L = 50 \text{ pF}$<br>CMOS Signal Levels | 12 | 6 | | Output Disabled | | | | 11 | | ns | $C_L = 15 \text{ pF}$<br>TTL Signal Levels | | | | Common Mode<br>Transient | $ \mathrm{CM_H} $ | HCPL-7100 | 1000 | | | V/µs | $V_{CM} = 50 \text{ V}$ $V_{I} = V_{IH}$ | 13, | 10 | | Immunity at Logic High Output | | HCPL-7101 | 2000 | | | | | 14 | | | Common Mode<br>Transient | $ \mathrm{CM_L} $ | HCPL-7100 | 1000 | | | V/µs | $V_{CM} = 50 \text{ V}$ $V_{I} = V_{IL}$ | 13, | 10 | | Immunity at Logic Low Output | | HCPL-7101 | 2000 | | | | | 14 | | | Input Dynamic<br>Power Dissipation<br>Capacitance | $\mathrm{C}_{\mathrm{PD1}}$ | | | 68 | | pF | | | 11 | | Output Dynamic<br>Power Dissipation<br>Capacitance | $\mathrm{C}_{\mathrm{PD2}}$ | | | 10 | | pF | | | 11 | # **Package Characteristics** Guaranteed across recommended operating conditions. Test conditions represent worst case value for the parameter under test. Test conditions that are not specified can be anywhere within their operating range. All typicals are at $T_A = 25 \, ^{\circ}\text{C}$ and $5 \, \text{V}$ supplies unless otherwise noted. | Parameter | Sym. | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |--------------------|------------------|-----------|-----------|------|-------|---------------------------------------------------|------|------| | Input-Output | V <sub>ISO</sub> | 3750 | | | V rms | t = 1 min., RH < 50%, | | 2, 3 | | Momentary | | | | | | $T_A = 25$ °C | | | | Withstand Voltage* | | | | | | | | | | Input-Output | R <sub>I-O</sub> | $10^{12}$ | $10^{13}$ | | Ω | $T_{A} = 25^{\circ}C$ $V_{I-O} = 500 \text{ Vdc}$ | | 2 | | Resistance | | $10^{11}$ | | | | $T_A = 100$ °C | | | | Input-Output | $C_{\text{I-O}}$ | | 0.7 | | pF | f = 1 MHz | | 2 | | Capacitance | | | | | | | | | <sup>\*</sup>The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refer to the VDE 0884 Insulation Characteristics Table (if applicable), your equipment level safety specification or HP Application Note 1074 entitled "Optocoupler Input-Output Endurance Voltage." #### Notes: - 1. The LED is OFF when the $V_{\rm I}$ is high and ON when $V_{\rm I}$ is low. - 2. Device considered a two terminal device; pins 1-4 shorted together and pins 5-8 shorted together. - 3. In accordance with UL 1577, for devices with minimum $V_{ISO}$ specified at 3750 V rms, each optocoupler is proof-tested by applying an insulation test voltage greater than 4500 V rms for one second (leakage current detection limit $I_{I-O} < 5 \mu A$ ). This test is performed before the method b, 100% production test for partial discharge shown in the VDE 0884 Insulation Characteristics Table. - 4. $C_I$ is the capacitance measured at pin 2 $(V_I)$ . - 5. t<sub>PHL</sub> propagation delay is measured from the 50% level on the falling edge of the V<sub>I</sub> signal to the logic switching level of the V<sub>O</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level on the rising edge of the V<sub>I</sub> signal to the logic switching level of the V<sub>O</sub> signal. - 6. The logic switching levels are 1.5 V for TTL signals (0-3 V) and 2.5 V for CMOS signals (0-5 V). - 7. PWD is defined as |t<sub>PHL</sub> t<sub>PLH</sub>|. %PWD (percent pulse width distortion) is equal to PWD in ns divided by symbol duration (bit length) in ns. - 8. Minimum data rate is calculated as follows: %PWD/PWD where %PWD is typically chosen by the design engineer (30% is common). - t<sub>PSK</sub> is equal to the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at the same temperature, supply voltage, and output load within the recommended operating condition range. - 10. $CM_H$ is the maximum common mode voltage slew rate that can be sustained while maintaining $V_O > 3.2$ V. $CM_L$ is the maximum common mode voltage slew rate that can be sustained while maintaining $V_O < 0.8$ V. The common mode voltage slew rates apply to both rising and falling common mode voltage edges. - 11. Unloaded dynamic power dissipation is calculated as follows: $C_{PD} \cdot V_{DD}^2 \cdot f + I_{DD} \cdot V_{DD}$ where f is switching frequency in MHz. Figure 1. Recommended Application Circuit. Figure 2. Recommended Printed Circuit Board Layout. Figure 3. Typical Output Voltage vs. Input Voltage. Figure 4. Typical Input Voltage Switching Threshold vs. Input Supply Voltage. Figure 5. Typical Logic Low Output Voltage vs. Logic Low Output Current. Figure 6. Typical Logic High Output Voltage vs. Logic High Output Current. Figure 7. Test Circuit for Propagation Delay, Rise Time and Fall Time. Figure 8. HCPL-7101 Typical Propagation Delay vs. Temperature. Figure 9. HCPL-7101 Typical Pulse Width Distortion vs. Temperature. Figure 10. Propagation Delay Skew Waveform. Figure 11. Parallel Data Transmission Example. ${\bf Figure~12.~Test~Circuit~for~3-State~Output~Enable~and~Disable~Propagation~Delays.}$ Figure 13. Test Circuit for Common Mode Transient Immunity and Typical Waveforms. SWITCH AT B Figure 15. Dependence of Safety-Limiting Data on Ambient Temperature. Figure 14. Typical Common Mode Transient Immunity vs. Common Mode Transient Voltage. # HCPL-7100/7101 Application Information The HCPL-7100/7101 is extremely easy to use. Because the optocoupler uses high-speed CMOS IC technology, the inputs and output are fully compatible with all +5 V TTL and CMOS logic. TTL or CMOS logic can be connected directly to the inputs and output; no external interface circuitry is required. As shown in Figure 1, the only external components required for proper operation are two ceramic bypass capacitors. Capacitor values should be between $0.01~\mu F$ and $0.1~\mu F$ . For each capacitor, the total lead length between both ends of the capacitor and the power-supply pins should not exceed 20 mm. Figure 2 illustrates the recommended printed circuit board layout for the HCPL-7100/7101. # Propagation Delay, Pulse-Width Distortion, and Propagation Delay Skew Propagation delay is a figure of merit which describes how quickly a logic signal propagates through a system. The propagation delay from low to high $(t_{PLH})$ is the amount of time required for an input signal to propagate to the output, causing the output to change from low to high. Similarly, the propagation delay from high to low $(t_{PHL})$ is the amount of time required for the input signal to propagate to the output, causing the output to change from high to low (see Figure 7). Pulse-width distortion (PWD) results when $t_{\rm PLH}$ and $t_{\rm PHL}$ differ in value. PWD is defined as the difference between $t_{\rm PLH}$ and $t_{\rm PHL}$ and often determines the maximum data rate capability of a transmission system. PWD can be expressed in percent by dividing the PWD (in ns) by the minimum pulse width (in ns) being transmitted. Typically, PWD on the order of 20-30% of the minimum pulse width is tolerable; the exact figure depends on the particular application (RS232, RS422, T-1, etc.). Propagation delay skew, $t_{PSK}$ , is an important parameter to consider in parallel data applications where synchronization of signals on parallel data lines is a concern. If the parallel data is being sent through a group of optocouplers, differences in propagation delays will cause the data to arrive at the outputs of the optocouplers at different times. If this difference in propagation delays is large enough, it will determine the maximum rate at which parallel data can be sent through the optocouplers. Propagation delay skew is defined as the difference between the minimum and maximum propagation delays, either $t_{PLH}$ or $t_{PHL}$ , for any given group of optocouplers which are operating under the same conditions (i.e., the same supply voltage, output load, and operating temperature). As illustrated in Figure 10, if the inputs of a group of optocouplers are switched either ON or OFF at the same time, $t_{PSK}$ is the difference between the shortest propagation delay, either $t_{PLH}$ or $t_{PHL}$ , and the longest propagation delay, either $t_{PLH}$ or $t_{PHL}$ . As mentioned earlier, t<sub>PSK</sub> can determine the maximum parallel data transmission rate. Figure 11 is the timing diagram of a typical parallel data application with both the clock and the data lines being sent through optocouplers. The figure shows data and clock signals at the inputs and outputs of the optocouplers. To obtain the maximum data transmission rate, both edges of the clock signal are being used to clock the data; if only one edge were used, the clock signal would need to be twice as fast. Propagation delay skew represents the uncertainty of where an edge might be after being sent through an optocoupler. Figure 11 shows that there will be uncertainty in both the data and the clock lines. It is important that these two areas of uncertainty not overlap, otherwise the clock signal might arrive before all of the data outputs have settled, or some of the data outputs may start to change before the clock signal has arrived. From these considerations, the absolute minimum pulse width that can be sent through optocouplers in a parallel application is twice $t_{PSK}$ . A cautious design should use a slightly longer pulse width to ensure that any additional uncertainty in the rest of the circuit does not cause a problem. The HCPL-7101 optocoupler offers the advantages of guaranteed specifications for propagation delays, pulse-width distortion and propagation delay skew over the recommended temperature, and power supply ranges.