# High-Speed 10 MBit/s Logic Gate Optocouplers # Single-Channel: 6N137, HCPL2601, HCPL2611 Dual-Channel: HCPL2630, HCPL2631 ## Description The 6N137, HCPL2601, HCPL2611 single-channel and HCPL2630, HCPL2631 dual-channel optocouplers consist of a 850 nm AlGaAS LED, optically coupled to a very high speed integrated photo-detector logic gate with a strobable output. This output features an open collector, thereby permitting wired OR outputs. The coupled parameters are guaranteed over the temperature range of -40°C to +85°C. A maximum input signal of 5 mA will provide a minimum output sink current of 13 mA (fan out of 8). An internal noise shield provides superior common mode rejection of typically 10 kV/ $\mu$ s. The HCPL2601 and HCPL2631 has a minimum CMR of 5 kV/ $\mu$ s. The HCPL2611 has a minimum CMR of 10 kV/ $\mu$ s. COMMEN ### **Features** - Very High Speed 10 MBit/s - Superior CMR 10 kV/μs - Double working voltage 480 V - Fan-out of 8 Over -40°C to +85°C - Logic Gate Output - Strobable Output - Wired OR-open Collector - U.L. Recognized (File # E90700) ## **Applications** - Ground Loop Elimination - LSTTL to TTL, LSTTL or 5-volt CMOS - Line Receiver, Data Transmission - Data Multiplexing - Switching Power Supplies - Pulse Transformer Replacement - Computer-peripheral Interface ### **MARKING DIAGRAM** 2601 = Device Number V = VDE mark (Note: Only Appears on Parts Ordered with VDE Option – See Order Entry Table) XX = Two-Digit Year Code, e.g., '03' YY = Two-Digit Work Week, Ranging from '01' to '53' T1 = Assembly Package Code ### ORDERING INFORMATION See detailed ordering and shipping information on page 10 of this data sheet. ## **SCHEMATICS** A 0.1 $\mu$ F bypass capacitor must be connected between pins 8 and 5 (Note 1). Figure 1. Schematics TRUTH TABLE (Positive Logic) | Input | Enable | Output | |--------|--------|--------| | Н | Н | L | | L | Н | Н | | Н | L | Н | | L | L | Н | | Н | NC | 1 | | L | NC | Н | | OFNICE | NOTR | | ## ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted) | Symbol | Parameter | | Value | Unit | |------------------|----------------------------------------------------|----------------|--------------|------| | T <sub>STG</sub> | Storage Temperature | | -55 to +125 | °C | | T <sub>OPR</sub> | Operating Temperature | | -40 to +85 | °C | | T <sub>SOL</sub> | Lead Solder Temperature (for Wave Soldering Only)* | | 260 for 10 s | °C | | EMITTER | | _ | | | | le | DC/Average Forward Input Current | Single Channel | 50 | mΑ | | IF | DC/Average Forward Input Current | Single Channel | 50 | mA | |----------------|------------------------------------------------------------------------|-----------------------------|-----|----------| | | | Dual Channel (Each Channel) | 30 | | | V <sub>E</sub> | Enable Input Voltage Not to Exceed V <sub>CC</sub> by More than 500 mV | Single Channel | 5.5 | <b>V</b> | | V <sub>R</sub> | Reverse Input Voltage | Each Channel | 5.0 | V | | P <sub>I</sub> | Power Dissipation | Single Channel | 100 | mW | | | | Dual Channel (Each Channel) | 45 | | ### **DETECTOR** | V <sub>CC</sub><br>(1 Minute Max) | Supply Voltage | 6 | 7.0 | V | |-----------------------------------|------------------------------------|-----------------------------|-----|----| | Io | Output Current | Single Channel | 25 | mA | | | | Dual Channel (Each Channel) | 50 | mA | | Vo | Output Voltage | Each Channel | 7.0 | V | | Po | Collector Output Power Dissipation | Single Channel | 85 | mW | | | | Dual Channel (Each Channel) | 60 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ## RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |-----------------|----------------------------|------|-----------------|------| | I <sub>FL</sub> | Input Current, Low Level | 0 | 250 | μΑ | | l <sub>FH</sub> | Input Current, High Level | *6.3 | 15 | mA | | V <sub>CC</sub> | Supply Voltage, Output | 4.5 | 5.5 | V | | V <sub>EL</sub> | Enable Voltage, Low Level | 0 | 0.8 | V | | V <sub>EH</sub> | Enable Voltage, High Level | 2.0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Low Level Supply Current | -40 | +85 | °C | | N | Fan Out (TTL Load) | - | 8 | | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. <sup>\*</sup>For peak soldering reflow, please refer to the Reflow Profile on page 9. <sup>\*6.3</sup> mA is a guard banded value which allows for at least 20% CTR degradation. Initial input current threshold value is 5.0 mA or less. ## **ELECTRICAL CHARACTERISTICS** ( $T_A = 0^{\circ}C$ to $70^{\circ}C$ unless otherwise specified) | Symbol | Parameter | Test Conditions | | Min | Тур | Max | Unit | |------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------|-----------|--------|------|-------| | NDIVIDUAL | COMPONENT CHARACTERIS | TICS | | | | | | | EMITTER | | | | | | | | | V <sub>F</sub> | Input Forward Voltage | I <sub>F</sub> = 10 mA | | - | - | 1.8 | V | | | | | T <sub>A</sub> = 25°C | - | 1.4 | 1.75 | 1 | | B <sub>VR</sub> | Input Reverse Breakdown<br>Voltage | Ι <sub>R</sub> = 10 μΑ | | 5.0 | - | - | V | | C <sub>IN</sub> | Input Capacitance | V <sub>F</sub> = 0, f = 1 MHz | | - | 60 | 4 | pF | | $\Delta V_F / \Delta T_A$ | Input Diode Temperature<br>Coefficient | I <sub>F</sub> = 10 mA | | - | -1.4 | (2) | mV/°C | | DETECTOR | | | | | | | | | I <sub>CCH</sub> | High Level Supply Current | $V_{CC} = 5.5 \text{ V}, I_F = 0 \text{ mA},$ | Single Channel | - | 7 | 10 | mA | | | | V <sub>E</sub> = 0.5 V | Dual Channel | | 10 | 15 | 1 | | I <sub>CCL</sub> | Low Level Supply Current | Single Channel | V <sub>CC</sub> = 5.5 V, I <sub>F</sub> = 10 mA | | 9 | 13 | mA | | | | Dual Channel | V <sub>E</sub> = 0.5 V | - | 14 | 21 | 1 | | I <sub>EL</sub> | Low Level Enable Current | $V_{CC} = 5.5 \text{ V}, V_{E} = 0.5 \text{ V}$ | | _ | -0.8 | -1.6 | mA | | I <sub>EH</sub> | High Level Enable Current | $V_{CC} = 5.5 \text{ V}, V_{E} = 2.0 \text{ V}$ | 10 | - | -0.6 | -1.6 | mA | | V <sub>EH</sub> | High Level Enable Voltage | $V_{CC} = 5.5 \text{ V}, I_F = 10 \text{ mA}$ | | 2.0 | - | - | V | | V <sub>EL</sub> | Low Level Enable Voltage | $V_{CC} = 5.5 \text{ V}, I_F = 10 \text{ mA}$ (I | Note 3) | - | - | 0.8 | V | | SWITCHING | CHARACTERISTICS (T <sub>A</sub> = -40 | 0°C to +85°C, V <sub>CC</sub> = 5 V, I <sub>F</sub> | = 7.5 mA unless otherwise | specified | )<br>) | | | | T <sub>PLH</sub> | Propagation Delay Time to | $R_L = 350 \Omega$ , $C_L = 15 pF$ | T <sub>A</sub> = 25°C | 20 | 45 | 75 | ns | | | Output HIGH Level | (Note 4) (Figure 13) | | - | - | 100 | 1 | | T <sub>PHL</sub> | Propagation Delay Time to | T <sub>A</sub> = 25°C (Note 5) | | 25 | 45 | 75 | ns | | | Output LOW Level | $R_L = 350 \Omega$ , $C_L = 15 pF$ (F | $R_L = 350 \Omega, C_L = 15 \text{pF (Figure 13)}$ | | - | 100 | 1 | | T <sub>PHL</sub> -T <sub>PLH</sub> | Pulse Width Distortion | $R_L$ = 350 Ω, $C_L$ = 15 pF (F | igure 13) | - | 3 | 35 | ns | | t <sub>r</sub> | Output Rise Time (10–90%) | $R_L$ = 350 Ω, $C_L$ = 15 pF (N | Note 6) (Figure 13) | - | 50 | _ | ns | | t <sub>f</sub> | Output Rise Time (90–10%) | $R_L$ = 350 Ω, $C_L$ = 15 pF (N | Note 7) (Figure 13) | - | 12 | - | ns | | <sup>t</sup> ELH | Enable Propagation Delay<br>Time to Output HIGH Level | I <sub>F</sub> = 7.5 mA, V <sub>EH</sub> = 3.5 V,<br>(Note 8) (Figure 14) | $R_L = 350 \ \Omega, \ C_L = 15 \ pF$ | - | 20 | - | ns | | t <sub>EHL</sub> | Enable Propagation Delay<br>Time to Output LOW Level | I <sub>F</sub> = 7.5 mA, V <sub>EH</sub> = 3.5 V,<br>(Note 9) (Figure 14) | R <sub>L</sub> = 350 Ω, C <sub>L</sub> = 15pF | - | 20 | - | ns | | CM <sub>H</sub> | Common Mode Transient<br>Immunity (at Output HIGH | $T_A = 25^{\circ}C, V_{CM} = 50 \text{ V}$<br>(Peak), $I_F = 0 \text{ mA}$ , | 6N137, HCPL2630 | - | 10,000 | - | V/μs | | | Level) | $V_{OH}$ (Min.) = 2.0 V,<br>$R_L$ = 350 $\Omega$ (Note 10)<br>(Figure 15) | HCPL2601, HCPL2631 | 5000 | 10,000 | - | | | | | V <sub>CM</sub> = 400 V | HCPL2611 | 10,000 | 15,000 | - | V/μs | | CM <sub>L</sub> | Common Mode Transient<br>Immunity (at Output LOW | $R_L = 350 \Omega$ , $I_F = 7.5 \text{ mA}$ , $V_{OL}$ (Max.) = 0.8 V, | 6N137, HCPL2630 | - | 10,000 | - | | | <b>\</b> | Level) | $T_A = 25^{\circ}C$ (Note 11)<br>(Figure 15) | HCPL2601, HCPL2631 | 5000 | 10,000 | - | | | | | V <sub>CM</sub> = 400 V | HCPL2611 | 10,000 | 15,000 | - | | | TRANSFER | CHARACTERISTICS (T <sub>A</sub> = -40 | °C to +85°C unless otherwi | ise specified) | | | | | | I <sub>OH</sub> | HIGH Level Output Current | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 5.5 V, I<br>(Note 2) | $_{F} = 250 \mu A, V_{E} = 2.0 V$ | - | _ | 100 | μΑ | | V <sub>OL</sub> | LOW Level Output Current | V <sub>CC</sub> = 5.5 V, I <sub>F</sub> = 5 mA, V<br>(Note 2) | E = 2.0 V, I <sub>CL</sub> = 13 mA | - | .35 | 0.6 | ٧ | | I <sub>FT</sub> | Input Threshold Current | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.6 \text{ V}, V_{O} = 0.6 \text{ V}$ | / <sub>E</sub> = 2.0 V, I <sub>OL</sub> = 13 mA | - | 3 | 5 | mA | ## ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 0°C to 70°C unless otherwise specified) (continued) | Symbol | Parameter | Test Conditions | | Тур | Max | Unit | |------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------------------|------|------------------| | ISOLATION | ISOLATION CHARACTERISTICS (T <sub>A</sub> = -40°C to +85°C unless otherwise specified) | | | | | | | I <sub>I-O</sub> | Input-Output Insulation<br>Leakage Current | Relative Humidity = 45%, $T_A$ = 25°C, $t$ = 5 s, $V_{I-O}$ = 3000 VDC (Note 12) | - | - | 1.0* | μΑ | | V <sub>ISO</sub> | Withstand Insulation Test<br>Voltage | RH < 50%, $T_A$ = 25°C, $I_{I-O} \leq$ 2 $\mu A, t$ = 1 min. (Note 12) | 2500 | - | 1 | V <sub>RMS</sub> | | R <sub>I-O</sub> | Resistance (Input to Output) | V <sub>I-O</sub> = 500 V (Note 12) | _ | 10 <sup>12</sup> | - | Ω | | C <sub>I-O</sub> | Capacitance (Input to Output) | f = 1 MHz (Note 12) | - | 0.6 | - ( | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. \*All Typicals at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ - 1. The V<sub>CC</sub> supply to each optoisolator must be bypassed by a 0.1 μF capacitor or larger. This can be either a ceramic or solid tantalum capacitor with good high frequency characteristic and should be connected as close as possible to the package V<sub>CC</sub> and GND pins of each device. - 2. Each channel. - 3. Enable Input No pull up resistor required as the device has an internal pull up resistor. - 4. t<sub>PLH</sub> Propagation delay is measured from the 3.75 mA level on the HIGH to LOW transition of the input current pulse to the 1.5 V level on the LOW to HIGH transition of the output voltage pulse. - 5. t<sub>PHL</sub> Propagation delay is measured from the 3.75 mA level on the LOW to HIGH transition of the input current pulse to the 1.5 V level on the HIGH to LOW transition of the output voltage pulse. - 6. $t_r$ Rise time is measured from the 10% to the 90% levels on the LOW to HIGH transition of the output pulse. - 7. t<sub>f</sub> Fall time is measured from the 90% to the 10% levels on the HIGH to LOW transition of the output pulse. - 8. t<sub>ELH</sub> Enable input propagation delay is measured from the 1.5 V level on the HIGH to LOW transition of the input voltage pulse to the 1.5 V level on the LOW to HIGH transition of the output voltage pulse. - 9. t<sub>FHL</sub> Enable input propagation delay is measured from the 1.5 V level on the LOW to HIGH transition of the input voltage pulse to the 1.5 V level on the HIGH to LOW transition of the output voltage pulse. - 10. CM<sub>H</sub> The maximum tolerable rate of rise of the common mode voltage to ensure the output will remain in the HIGH state (i.e., V<sub>OUT</sub> > 2.0 V). Measured in volts per microsecond (V/us). - ad. .d 4 shorts 11. CM<sub>L</sub> - The maximum tolerable rate of rise of the common mode voltage to ensure the output will remain in the LOW output state (i.e., $V_{OUT}$ < 0.8 V). Measured in volts per microsecond (V/µs). - 12. Device considered a two-terminal device: Pins 1, 2, 3 and 4 shorted together, and Pins 5, 6, 7 and 8 shorted together. ## **TYPICAL PERFORMANCE CURVES** Figure 2. Low Level Output Voltage vs. Ambient Temperature Figure 4. Switching Time vs. Forward Current Figure 6. Input Threshold Current vs. Ambient Temperature Figure 3. Input Diode Forward Voltage vs. Forward Current Figure 5. Low Level Output vs. Ambient Temperature Figure 7. Output Voltage vs. Input Forward Current ## TYPICAL PERFORMANCE CURVES (Continued) Figure 8. Pulse Width Distortion vs. Temperature Figure 10. Enable Propagation Delay vs. Temperature Figure 12. High Level Output Current vs. Temperature Figure 9. Rise and Fall Time vs. Temperature Figure 11. Switching Time vs. Temperature # Single-Channel: 6N137, HCPL2601, HCPL2611 Dual-Channel: HCPL2630, HCPL2631 TEST CIRCUITS Figure 13. Test Circuit and Waveforms for $t_{\textrm{PLH}},\,t_{\textrm{PHL}},\,t_{\textrm{r}}$ and $t_{\textrm{f}}$ Figure 14. Test Circuit t<sub>EHL</sub> and t<sub>ELH</sub> ## TEST CIRCUITS (Continued) Figure 15. Test Circuit Common Mode Transient Immunity ## **REFLOW PROFILE** - Peak reflow temperature: 225C (package surface temperature) - Time of temperature higher than 183C for 60-150 seconds - · One time soldering reflow is recommended Figure 16. Reflow Profile ## ORDERING INFORMATION | S | | Description <sup>†</sup> | |-----|--------------------------------------------|-----------------------------------------------------------------| | | 6N137S | PDIP8 GW, CASE 709AC<br>Surface Mount Lead Bend | | SD | 6N137SD | PDIP8 GW, CASE 709AC<br>Surface Mount; Tape and Reel | | W | 6N137W | PDIP8 6.6x3.81, 2.54P, CASE 646BW 0.4" Lead Spacing | | V | 6N137V | PDIP8 9.655x6.6, 2.54P, CASE 646CQ<br>VDE0884 | | WV | 6N137WV | PDIP8 6.6x3.81, 2.54P, CASE 646BW<br>VDE0884; 0.4" Lead Spacing | | SV | 6N137SV | PDIP8 GW, CASE 709AC<br>VDE0884; Surface Mount | | SDV | 6N137SDV | PDIP8 GW, CASE 709AC<br>VDE0884; Surface Mount; Tape and Reel | | | eations, including part orientation and ta | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging PDIP8 6.6x3.81, 2.54P CASE 646BW ISSUE O **DATE 31 JUL 2016** | DOCUMENT NUMBER: | 98AON13445G | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" | | |------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP8 6.6X3.81, 2.54P | | PAGE 1 OF 1 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. PDIP8 9.655x6.6, 2.54P CASE 646CQ ISSUE O **DATE 18 SEP 2017** | DOCUMENT NUMBER: | 98AON13446G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP8 9.655X6.6, 2.54P | | PAGE 1 OF 1 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. PDIP8 GW CASE 709AC ISSUE O **DATE 31 JUL 2016** 5.08 (MAX) 3.68-3.94 0.51 (MIN) 1.14-1.78 (0.78) 2.54BSC 0.41-0.56 LAND PATTERN RECOMMENDATION ## NOTES: - A) NO STANDARD APPLIES TO THIS PACKAGE - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSION | DOCUMENT NUMBER: | 98AON13447G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP8 GW | | PAGE 1 OF 1 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative