# **Octal Bus Buffer**

The MC74VHC541 is an advanced high speed CMOS octal bus buffer fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

The MC74VHC541 is a noninverting type. When either  $\overline{OE1}$  or  $\overline{OE2}$  are high, the terminal outputs are in the high impedance state.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7.0 V, allowing the interface of 5.0 V systems to 3.0 V systems.

#### **Features**

- High Speed:  $t_{PD} = 3.7 \text{ns}$  (Typ) at  $V_{CC} = 5.0 \text{ V}$
- Low Power Dissipation:  $I_{CC} = 4 \mu A$  (Max) at  $T_A = 25$ °C
- High Noise Immunity:  $V_{NIH} = V_{NIL} = 28\% V_{CC}$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Designed for 2.0 V to 5.5 V Operating Range
- Low Noise: V<sub>OLP</sub> = 1.2 V (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300mA
- ESD Performance: HBM > 2000 V; Machine Model > 200 V
- Chip Complexity: 134 FETs or 33.5 Equivalent Gates
- These Devices are Pb-Free and are RoHS Compliant



Figure 1. Logic Diagram



http://onsemi.com



SOIC-20WB SUFFIX DW CASE 751D



TSSOP-20 SUFFIX DT CASE 948E

#### **PIN ASSIGNMENT**

| OE1 [ | 1● | 20 | v <sub>cc</sub> |
|-------|----|----|-----------------|
| A1 [  | 2  | 19 | OE2             |
| A2 [  | 3  | 18 | ) Y1            |
| A3 [  | 4  | 17 | Y2              |
| A4 [  | 5  | 16 | <u></u> 13 □    |
| A5 [  | 6  | 15 | Y4              |
| A6 [  | 7  | 14 | Y5              |
| A7 [  | 8  | 13 | Ŋ Y6            |
| A8 [  | 9  | 12 | Y7              |
| GND [ | 10 | 11 | Y8              |
|       |    |    | •               |

## **FUNCTION TABLE**

| Inputs      |      |      | Outmut V         |
|-------------|------|------|------------------|
| OE1         | OE2  | Α    | Output Y         |
| L<br>H<br>X | ΙΧΓΙ | LΗΧΧ | L<br>H<br>Z<br>Z |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

# **DEVICE MARKING INFORMATION**

See general marking information in the device marking section on page 4 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                | r                               | Value          | Unit |
|------------------|------------------------------------------|---------------------------------|----------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                        |                                 | - 0.5 to + 7.0 | V    |
| V <sub>in</sub>  | DC Input Voltage                         |                                 | - 0.5 to + 7.0 | V    |
| V <sub>out</sub> | DC Output Voltage                        | $-0.5$ to $V_{CC} + 0.5$        | V              |      |
| I <sub>IK</sub>  | Input Diode Current                      | - 20                            | mA             |      |
| lok              | Output Diode Current                     | ±20                             | mA             |      |
| l <sub>out</sub> | DC Output Current, per Pin               |                                 | ± 25           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and G | ND Pins                         | ± 50           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air,          | SOIC Package†<br>TSSOP Package† | 500<br>450     | mW   |
| T <sub>stg</sub> | Storage Temperature                      |                                 | - 65 to + 150  | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating — SOIC Package: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                                                        | Min | Max             | Unit |
|---------------------------------|----------------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                                                                | 2.0 | 5.5             | V    |
| V <sub>in</sub>                 | DC Input Voltage                                                                 | 0   | 5.5             | V    |
| V <sub>out</sub>                | DC Output Voltage                                                                | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature, All Package Types                                         | -55 | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC}$ = 3.3V $\pm 0.3$ V $V_{CC}$ = 5.0V $\pm 0.5$ V | 0   | 100<br>20       | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

|                 |                                      | l v                                                                                | V                 | T <sub>A</sub> = 25°C         |                   |                               | T <sub>A</sub> = - 55 to 125°C |                               |      |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------|-------------------|-------------------------------|-------------------|-------------------------------|--------------------------------|-------------------------------|------|
| Symbol          | Parameter                            | Test Conditions                                                                    | V <sub>CC</sub>   | Min                           | Тур               | Max                           | Min                            | Max                           | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Voltage     |                                                                                    | 2.0<br>3.0 to 5.5 | 1.50<br>V <sub>CC</sub> x 0.7 |                   |                               | 1.50<br>V <sub>CC</sub> x 0.7  |                               | V    |
| V <sub>IL</sub> | Maximum Low-Level Input Voltage      |                                                                                    | 2.0<br>3.0 to 5.5 |                               |                   | 0.50<br>V <sub>CC</sub> x 0.3 |                                | 0.50<br>V <sub>CC</sub> x 0.3 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$                       | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4             | 2.0<br>3.0<br>4.5 |                               | 1.9<br>2.9<br>4.4              |                               | ٧    |
|                 |                                      | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -4\text{mA}$ $I_{OH} = -8\text{mA}$ | 3.0<br>4.5        | 2.58<br>3.94                  |                   |                               | 2.48<br>3.80                   |                               |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage  | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50 \mu A$                           | 2.0<br>3.0<br>4.5 |                               | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1             |                                | 0.1<br>0.1<br>0.1             | ٧    |
|                 |                                      | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4mA$ $I_{OL} = 8mA$                 | 3.0<br>4.5        |                               |                   | 0.36<br>0.36                  |                                | 0.44<br>0.44                  |      |
| l <sub>in</sub> | Maximum Input Leakage<br>Current     | V <sub>in</sub> = 5.5V or GND                                                      | 0 to 5.5          |                               |                   | ± 0.1                         |                                | ± 1.0                         | μА   |
| I <sub>OZ</sub> | Maximum 3-State Leakage<br>Current   | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or GND}$          | 5.5               |                               |                   | ± 0.25                        |                                | ± 2.5                         | μА   |
| Icc             | Maximum Quiescent Supply Current     | V <sub>in</sub> = V <sub>CC</sub> or GND                                           | 5.5               |                               |                   | 4.0                           |                                | 40.0                          | μА   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

#### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ )

|                                          |                                                                               |                                                       |                                                | T <sub>A</sub> = 25°C |            | T <sub>A</sub> = - 55 to 125°C |            |              |      |
|------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------|-----------------------|------------|--------------------------------|------------|--------------|------|
| Symbol                                   | Parameter                                                                     | Test Condi                                            | tions                                          | Min                   | Тур        | Max                            | Min        | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Maximum Propagation Delay,<br>A to Y                                          | $V_{CC} = 3.3 \pm 0.3 V$                              | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |                       | 5.0<br>7.5 | 7.0<br>10.5                    | 1.0<br>1.0 | 8.5<br>12.0  | ns   |
|                                          |                                                                               | $V_{CC} = 5.0 \pm 0.5 V$                              | $C_L = 15pF$<br>$C_L = 50pF$                   |                       | 3.5<br>5.0 | 5.0<br>7.0                     | 1.0<br>1.0 | 6.0<br>8.0   |      |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub>   | Output Enable TIme,<br>OE to Y                                                | $V_{CC} = 3.3 \pm 0.3V$<br>$R_L = 1k\Omega$           | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |                       | 6.8<br>9.3 | 10.5<br>14.0                   | 1.0<br>1.0 | 12.5<br>16.0 | ns   |
|                                          |                                                                               | $V_{CC}$ = 5.0 ± 0.5V<br>R <sub>L</sub> = 1k $\Omega$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |                       | 4.7<br>6.2 | 7.2<br>9.2                     | 1.0<br>1.0 | 8.5<br>10.5  |      |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub>   | Output Disable Time,<br>OE to Y                                               | $V_{CC} = 3.3 \pm 0.3V$<br>$R_L = 1k\Omega$           | C <sub>L</sub> = 50pF                          |                       | 11.2       | 15.4                           | 1.0        | 17.5         | ns   |
|                                          |                                                                               | $V_{CC} = 5.0 \pm 0.5V$<br>$R_L = 1k\Omega$           | C <sub>L</sub> = 50pF                          |                       | 6.0        | 8.8                            | 1.0        | 10.0         |      |
| t <sub>OSLH</sub> ,<br>t <sub>OSHL</sub> | Output to Output Skew                                                         | V <sub>CC</sub> = 3.3 ± 0.3V<br>(Note 1)              | C <sub>L</sub> = 50pF                          |                       |            | 1.5                            |            | 1.5          | ns   |
|                                          |                                                                               | V <sub>CC</sub> = 5.0 ± 0.5V<br>(Note 1)              | C <sub>L</sub> = 50pF                          |                       |            | 1.0                            |            | 1.0          | ns   |
| C <sub>in</sub>                          | Maximum Input Capacitance                                                     |                                                       |                                                |                       | 4          | 10                             |            | 10           | pF   |
| C <sub>out</sub>                         | Maximum Three-State Output<br>Capacitance (Output in High<br>Impedance State) |                                                       |                                                |                       | 6          |                                |            |              | pF   |

|                 |                                        | Typical @ 25°C, V <sub>CC</sub> = 5.0V |    |
|-----------------|----------------------------------------|----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Note 2) | 18                                     | pF |

# **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V)

|                  |                                              | T <sub>A</sub> = 25°C |       |      |
|------------------|----------------------------------------------|-----------------------|-------|------|
| Symbol           | Parameter                                    |                       | Max   | Unit |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.9                   | 1.2   | V    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | - 0.9                 | - 1.2 | V    |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |                       | 3.5   | V    |
| $V_{ILD}$        | Maximum Low Level Dynamic Input Voltage      |                       | 1.5   | V    |

# **SWITCHING WAVEFORMS**



Parameter guaranteed by design. t<sub>OSLH</sub> = |t<sub>PLHm</sub> - t<sub>PLHn</sub>|, t<sub>OSHL</sub> = |t<sub>PHLm</sub> - t<sub>PLHn</sub>|.
 C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/8 (per bit). C<sub>PD</sub> is used to determine the no-load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>.

# **TEST CIRCUITS**







\*Includes all probe and jig capacitance Figure 5.

Figure 4.



Figure 6. Input Equivalent Circuit

#### **ORDERING INFORMATION**

| Device          | Package                | Shipping <sup>†</sup> |
|-----------------|------------------------|-----------------------|
| MC74VHC541DWR2G | SOIC-20WB<br>(Pb-Free) | 1000 / Tape & Reel    |
| MC74VHC541DTG   | TSSOP-20<br>(Pb-Free)  | 75 Units / Rail       |
| MC74VHC541DTR2G | TSSOP-20<br>(Pb-Free)  | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **MARKING DIAGRAMS**





A = Assembly Location
WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G or ■ = Pb-Free Package
(Note: Microdot may be in either location)





SOIC-20 WB CASE 751D-05 **ISSUE H** 

**DATE 22 APR 2015** 

### SCALE 1:1



- DIMENSIONS ARE IN MILLIMETERS.
  INTERPRET DIMENSIONS AND TOLERANCES
- PER ASME Y14.5M, 1994. DIMENSIONS D AND E DO NOT INCLUDE MOLD
- PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL

|     | MILLIMETERS |       |  |  |  |
|-----|-------------|-------|--|--|--|
| DIM | MIN         | MAX   |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |
| b   | 0.35        | 0.49  |  |  |  |
| C   | 0.23        | 0.32  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |
| E   | 7.40        | 7.60  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

## **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year = Work Week WW = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-20 WB  |                                                                                                                                                                             | PAGE 1 OF 1 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

0.100 (0.004) -T- SEATING PLANE

16X

1.26

**SOLDERING FOOTPRINT** 

- 7.06



# TSSOP-20 WB CASE 948E **ISSUE D**

**DATE 17 FEB 2016** 







**DETAIL E** 

#### NOTES:

- IES:
  DIMENSIONING AND TOLERANCING PER
  ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD
  FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION
- SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
- TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE
  DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 6.40        | 6.60 | 0.252     | 0.260 |  |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |  |
| С   |             | 1.20 |           | 0.047 |  |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |  |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |  |
| G   | 0.65        | BSC  | 0.026 BSC |       |  |
| Н   | 0.27        | 0.37 | 0.011     | 0.015 |  |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |  |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |  |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |  |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |  |
| L   | 6.40        | BSC  | 0.252 BSC |       |  |
| М   | 0°          | 8°   | 0°        | 8°    |  |

## **GENERIC MARKING DIAGRAM\***



= Assembly Location

= Wafer Lot

= Year

= Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP-20 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |

**DIMENSIONS: MILLIMETERS** 

0.65

**PITCH** 

ON Semiconductor and up are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

16X 0.36

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify an

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:

Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative