# Critical Conduction GreenLine™ SMPS Controller

The MC33364 series are variable frequency SMPS controllers that operate in the critical conduction mode. They are optimized for high density power supplies requiring minimum board area, reduced component count, and low power dissipation. Integration of the high voltage startup saves approximately 0.7 W of power compared to the value of the resistor bootstrapped circuits.

Each MC33364 features an on-board reference, UVLO function, a watchdog timer to initiate output switching, a zero current detector to ensure critical conduction operation, a current sensing comparator, leading edge blanking, a CMOS driver and cycle-by-cycle current limiting.

The MC33364D1 has an internal 126 kHz frequency clamp. The MC33364D2 is available without an internal frequency clamp. The MC33364D has an internal 126 kHz frequency clamp which is pinned out, so that the designer can adjust the clamp frequency by connecting appropriate values of resistance.

#### **Features**

- Lossless Off-Line Startup
- Leading Edge Blanking for Noise Immunity
- Watchdog Timer to Initiate Switching
- Operating Temperature Range -25°C to +125°C
- Shutdown Capability
- Over Temperature Protection
- Optional/Adjustable Frequency Clamp to Limit EMI
- This is a Pb-Free and Halide-Free Device

#### ORDERING INFORMATION

| Device       | Package           | Shipping <sup>†</sup>    |
|--------------|-------------------|--------------------------|
| MC33364D1G   | SO-8<br>(Pb-Free) | 96 Units / Rail          |
| MC33364D1R2G |                   | 2500 Units / Tape & Reel |
| MC33364D2G   |                   | 96 Units / Rail          |
| MC33364D2R2G |                   | 2500 Units / Tape & Reel |
| MC33364DG    | SO-16             | 48 Units / Rail          |
| MC33364DR2G  | (Pb-Free)         | 2500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



ON Semiconducto

http://onsemi.com

#### MARKING DIAGRAMS



SO-8 D1, D2 SUFFIX CASE 751





SO-16 D SUFFIX CASE 751K



x = 1 or 2

A = Assembly Location

WL = Wafer Lot Y = Year

W, WW = Work Week
G or ■ = Pb-Free Package

### PIN CONNECTIONS

#### MC33364D1 MC33364D2







Figure 1. Representative Block Diagram



Figure 2. Typical Application Circuit



Figure 3. Timing Diagram in Fault Condition



Figure 4. Timing Diagram in Normal Condition

#### **PIN DESCRIPTION**

| Pin    | Function            | Description                                                                                                                                                                                                                                                                                                                                                  |
|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 (1)  | Zero Current Detect | The ZCD Pin ensures critical conduction mode. ZCD monitors the voltage on the auxiliary winding, during the demagnetization phase of the transformer, comparing it to an internal reference. The ZCD sets the latch for the output driver.                                                                                                                   |
| 3 (2)  | Current Sense       | The Current Sense Pin monitors the current in the power switch by measuring the voltage across a resistor. Leading Edge Blanking is utilized to prevent false triggering. The voltage is compared to a resistor divider connected to the Voltage Feedback Pin. A 110 mV voltage off-set is applied to compensate the natural optocoupler saturation voltage. |
| 4 (3)  | Voltage Feedback    | The Voltage Feedback Pin is typically connected to the collector of the optocoupler for feedback from the isolated secondary output. The Feedback is connected to the $V_{ref}$ Pin via a 5 k resistor providing bias for the external optocoupler.                                                                                                          |
| 6 (4)  | V <sub>ref</sub>    | The V <sub>ref</sub> Pin is a buffered internal 5.0 V reference with Undervoltage Lockout.                                                                                                                                                                                                                                                                   |
| 8 (NA) | Frequency Clamp     | The Frequency Clamp Pin ensures a minimum off-time value, typically 6.9 $\mu$ s. It prevents the MOSFET from restarting within a fixed (33364D1) or adjustable (33364D) delay. The minimum off-time is disabled in the 33364D2. Therefore the maximum switching frequency cannot exceed $1/(T_{ON} + T_{OFFmin})$ .                                          |
| 9 (5)  | A GND               | This pin is the ground for the internal circuitry excluding the gate drive stage.                                                                                                                                                                                                                                                                            |
| 10 (5) | P GND               | This pin is the ground for the gate drive stage.                                                                                                                                                                                                                                                                                                             |
| 11 (6) | Gate Drive          | The gate drive is the output to drive the gate of the power MOSFET.                                                                                                                                                                                                                                                                                          |
| 12 (7) | V <sub>CC</sub>     | Provides the voltage for all internal circuitry including the gate drive stage and $V_{\text{ref}}$ . This pin has Undervoltage Lockout with hysteresis.                                                                                                                                                                                                     |
| 16 (8) | Line                | The Line Pin provides the initial power to the $V_{CC}$ pins. Internally the line pin is a high voltage current source, eliminating the need for an external startup network.                                                                                                                                                                                |

NOTE: For further information please refer to the following Application Notes;

AN1594: Critical Conduction Mode, Flyback Switching Power Supply Using the MC33364.

AN1681: How to keep a Flyback Switch-Mode Power Supply Stable with a Critical-Mode Controller.

# **MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ , unless otherwise noted.)

| Rating                                                                                      | Symbol            | Value       | Unit |
|---------------------------------------------------------------------------------------------|-------------------|-------------|------|
| Power Supply Voltage (Operating)                                                            | V <sub>CC</sub>   | 16          | V    |
| Line Voltage                                                                                | V <sub>Line</sub> | 700         | V    |
| Current Sense, Compensation, Voltage Feedback, Restart Delay and Zero Current Input Voltage | V <sub>in1</sub>  | -1.0 to +10 | V    |
| Zero Current Detect Input                                                                   | l <sub>in</sub>   | ±5.0        | mA   |
| Restart Diode Current                                                                       | l <sub>in</sub>   | 5.0         | mA   |
| Power Dissipation and Thermal Characteristics                                               |                   |             |      |
| D1 and D2 Suffix, Plastic Package Case 751                                                  |                   |             |      |
| Maximum Power Dissipation @ T <sub>A</sub> = 70°C                                           | P <sub>D</sub>    | 450         | mW   |
| Thermal Resistance, Junction-to-Air                                                         | $R_{	hetaJA}$     | 178         | °C/W |
| D Suffix, Plastic Package Case 751B-05                                                      |                   |             |      |
| Maximum Power Dissipation @ T <sub>A</sub> = 70°C                                           | P <sub>D</sub>    | 550         | mW   |
| Thermal Resistance, Junction-to-Air                                                         | $R_{	hetaJA}$     | 145         | °C/W |
| Operating Junction Temperature                                                              | TJ                | 150         | °C   |
| Operating Ambient Temperature                                                               | T <sub>A</sub>    | -25 to +125 | °C   |
| Storage Temperature Range                                                                   | T <sub>stg</sub>  | -55 to +150 | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

NOTE: ESD data available upon request.

**ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 15.5 V, for typical values T<sub>A</sub> = 25°C, for min/max values T<sub>J</sub> = -25 to 125°C)

| Characteristic                                                                                                                                        | Symbol                            | Min  | Тур        | Max  | Unit     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------------|------|----------|
| VOLTAGE REFERENCE                                                                                                                                     |                                   |      |            |      | •        |
| Reference Output Voltage (I <sub>Out</sub> = 0 mA, T <sub>J</sub> = 25°C)                                                                             | V <sub>ref</sub>                  | 4.90 | 5.05       | 5.20 | V        |
| Line Regulation (V <sub>CC</sub> = 10 V to 20 V)                                                                                                      | Reg <sub>line</sub>               | -    | 2.0        | 50   | mV       |
| Load Regulation (I <sub>Out</sub> = 0 mA to 5.0 mA)                                                                                                   | Reg <sub>load</sub>               | -    | 0.3        | 50   | mV       |
| Maximum V <sub>ref</sub> Output Current                                                                                                               | Io                                | -    | 5          | -    | mA       |
| Reference Undervoltage Lockout Threshold                                                                                                              | V <sub>th</sub>                   | -    | 4.5        | -    | V        |
| ZERO CURRENT DETECTOR                                                                                                                                 |                                   |      | -          |      |          |
| Input Threshold Voltage (Vin Decreasing)                                                                                                              | V <sub>th</sub>                   | 0.9  | 1.0        | 1.1  | V        |
| Hysteresis (V <sub>in</sub> Decreasing)                                                                                                               | V <sub>H</sub>                    | -    | 200        | -    | mV       |
| Input Clamp Voltage - High State (I <sub>DET</sub> = 3.0 mA)                                                                                          | V <sub>IH</sub>                   | 9.0  | 10.33      | 12   | V        |
| input Clamp Voltage - Low State (I <sub>DET</sub> = -3.0 mA)                                                                                          | V <sub>IL</sub>                   | -1.1 | -0.75      | 0.5  |          |
| CURRENT SENSE COMPARATOR                                                                                                                              |                                   |      |            |      |          |
| Input Bias Current (V <sub>CS</sub> = 0 to 2.0 V)                                                                                                     | I <sub>IB</sub>                   | -0.5 | 0.02       | 0.5  | μА       |
| Built In Offset                                                                                                                                       | V <sub>IO</sub>                   | 50   | 108        | 170  | mV       |
| Feedback Pin Input Range                                                                                                                              | V <sub>FB</sub>                   | 1.1  | 1.24       | 1.4  | V        |
| Feedback Pin to Output Delay                                                                                                                          | t <sub>DLY</sub>                  | 100  | 232        | 400  | ns       |
| DRIVE OUTPUT                                                                                                                                          |                                   |      |            |      |          |
| Source Resistance (Drive = 0 V, V <sub>Gate</sub> = V <sub>CC</sub> - 1.0 V)                                                                          | R <sub>OH</sub>                   | 10   | 36         | 70   | Ω        |
| Sink Resistance (Drive = V <sub>CC</sub> , V <sub>Gate</sub> = 1.0 V)                                                                                 | R <sub>OL</sub>                   | 5    | 11         | 25   | Ω        |
| Output Voltage Rise Time (25% - 75%) (C <sub>L</sub> = 1.0 nF)                                                                                        | t <sub>r</sub>                    | -    | 67         | 150  | ns       |
| Output Voltage Fall Time (75% - 25%) (C <sub>L</sub> = 1.0 nF)                                                                                        | t <sub>f</sub>                    | -    | 28         | 50   | ns       |
| Output Voltage in Undervoltage ( $V_{CC} = 7.0 \text{ V}$ , $I_{Sink} = 1.0 \text{ mA}$ )                                                             | V <sub>O(UV)</sub>                | -    | 0.01       | 0.03 | V        |
| LEADING EDGE BLANKING                                                                                                                                 |                                   |      | _          |      |          |
| Delay to Current Sense Comparator Input $(V_{FB} = 2.0 \text{ V}, V_{CS} = 0 \text{ V} \text{ to } 4.0 \text{ V} \text{ step}, C_L = 1.0 \text{ nF})$ | t <sub>PHL(in/out)</sub>          | -    | 250        | -    | ns       |
| THERMAL SHUTDOWN                                                                                                                                      |                                   |      |            |      |          |
| Shutdown (Junction Temperature Increasing) Hysteresis (Junction Temperature Decreasing)                                                               | T <sub>sd</sub><br>T <sub>H</sub> | -    | 180<br>50  | -    | °C       |
| TIMER                                                                                                                                                 |                                   |      |            |      |          |
| Watchdog Timer                                                                                                                                        | t <sub>DLY</sub>                  | 200  | 360        | 700  | μs       |
| UNDERVOLTAGE LOCKOUT                                                                                                                                  |                                   |      |            |      |          |
| Startup Threshold (V <sub>CC</sub> Increasing)                                                                                                        | V <sub>th(on)</sub>               | 14   | 15         | 16   | V        |
| Minimum Operating Voltage After Turn-On (V <sub>CC</sub> Decreasing)                                                                                  | V <sub>Shutdown</sub>             | 6.5  | 7.6        | 8.5  | V        |
| FREQUENCY CLAMP                                                                                                                                       | •                                 |      | •          |      | •        |
| Internal FC Function (pin open)                                                                                                                       | f <sub>max</sub>                  | 104  | 126        | 145  | kHz      |
| Internal FC Function (pin grounded)                                                                                                                   | f <sub>max</sub>                  | 400  | 564        | 800  | kHz      |
| Frequency Clamp Input Threshold                                                                                                                       | V <sub>th(FC)</sub>               | 1.89 | 1.95       | 2.01 | V        |
| Frequency Clamp Control Current Range (Sink)                                                                                                          | I <sub>Control</sub>              | 30   | 70         | 110  | μА       |
| Dead Time (FC pin = 1.7 V)                                                                                                                            | T <sub>d</sub>                    | 3.5  | 5.0        | 6.5  | μs       |
| TOTAL DEVICE                                                                                                                                          |                                   |      |            |      |          |
| Line Startup Current (V <sub>Line</sub> = 50 V) (V <sub>CC</sub> = V <sub>th(on)</sub> - 1.0 V) Restart Delay Time                                    | I <sub>Line</sub>                 | 5.0  | 8.5<br>100 | 12   | mA<br>ms |
| Line Pin Leakage (V <sub>Line</sub> = 500 V)                                                                                                          | I <sub>Line</sub>                 | 0.5  | 32         | 70   | μА       |
| Line Startup Current (V <sub>CC</sub> = 0 V, V <sub>Line</sub> = 50 V)                                                                                | I <sub>Line</sub>                 | 6.0  | 10         | 12   | mA       |
| V <sub>CC</sub> Dynamic Operating Current (50 kHz, C <sub>L</sub> = 1.0 nF)                                                                           | I <sub>CC</sub>                   | 1.5  | 2.75       | 4.5  | mA       |
| V <sub>CC</sub> Off State Consumption (V <sub>CC</sub> = 11 V)                                                                                        | I <sub>CC Off</sub>               | 300  | 544        | 800  | μA       |



Figure 5. Drive Output Waveform



Figure 6. Watchdog Timer Delay versus Temperature



Figure 7. Supply Current versus Supply Voltage



Figure 8. Transient Thermal Resistance



Figure 9. Minimum Off-time versus Timing Resistor on the FC Pin



Figure 10. Feedback Voltage versus Current Sense Voltage

#### OPERATING DESCRIPTION

#### Introduction

The MC33364 series represents a variable-frequency current-mode critical-conduction solution with integrated high voltage startup and protection circuitry to implement an off-line flyback converter for modern consumer electronic power supplies. Different frequency clamp options offer different customized needs. This device series includes an integrated 700 V Very High-Voltage (VHV) start-up circuit. Thus, it is possible to design an application with universal input voltage from 85 Vac to 265 Vac without any additional startup circuits or components.

The critical conduction feature offers some advantages. First, the MOSFET turns on at zero current and the diode turns off at zero current. The zero current reduces these turn-on and turn-off switching losses. It also reduces the Electro-Magnetic Interface (EMI) of the SMPS and a less expensive rectifier can be used. Second, by preventing the SMPS from entering the discontinuous conduction mode (DCM), the peak MOSFET drain current is limited to only twice the average input current. It needs a smaller and less expensive MOSFET. Third, by preventing the SMPS from entering the Continuous Conduction Mode (CCM), the flyback topology transfer function stays first-order and its feedback compensation network is considerably simplified. It also maximizes the power transfer by the flyback transformer to its 1/2 L I² limits.

A description of each of the functional blocks is given below. The representative block diagram and typical application circuit are in Figure 1 and Figure 2.

### Line, V<sub>CC</sub>, Startup Circuit and Reference Voltage

The Line pin is capable of a maximum 700 V so that it is possible to connect this pin directly to the rectified high-voltage Alternating Current (AC) input for minimizing the number of external components. There is a startup circuit block that regulates voltage from the Line pin to the  $V_{CC}$  pin in an abnormal situation. In normal conditions, the auxiliary winding powers up the  $V_{CC}$  and this startup circuit is opened and saves approximate 0.7 W of power compared to the resistor bootstrapped circuits.

In normal operation, the auxiliary winding powers up the  $V_{CC}$  voltage. This voltage is a constant value between the UVLO limits (7.6 V and 15 V). It is further regulated to a constant 5 V reference voltage  $V_{ref}$  for the internal circuitry usage. As long as the  $V_{CC}$  voltage is between 7.6 V and 15 V, it means the auxiliary winding can provide voltage as in normal condition. The device recognizes that there is no fault in the circuit and the device remains in the normal operation status.

However, when the auxiliary winding cannot power up  $V_{CC}$ , the  $V_{CC}$  voltage will reach its UVLO limit. The device recognizes that it is an abnormal situation (such as startup or output short-circuited). The  $V_{CC}$  voltage is not constant in

this case. Figure 3 shows the timing diagram in a fault condition. There are three Under-Voltage Lock-Out (UVLO) thresholds with respect to  $V_{CC}$ . The upper threshold is 15 V. When this limit is reached, the startup circuit block turns off and  $V_{CC}$  declines due to power consumption of the circuitry. The startup circuit block turns on when  $V_{CC}$  reaches 7.6 V and if  $V_{ref}$  is higher than 3.7 V. It is the second threshold of  $V_{CC}$ . If  $V_{ref}$  is smaller than 3.7 V, the startup circuit will turn on when  $V_{CC}$  reaches a temperature dependent value  $V_{T}$  ranging between 3.5 V and 6 V. It is the last threshold of  $V_{CC}$ . This temperature dependent threshold is lower when temperature is higher so that it takes a longer time to restore the  $V_{CC}$ . It is a protection feature, which allows more dead time for cooling in high temperature condition.

There is an UVLO in the  $V_{ref}$  regulator block. When  $V_{CC}$  falls below typical 8.1 V in abnormal situation, the  $V_{ref}$  regulator block stops.  $V_{ref}$  and  $V_{CC}$  collapses due to power consumption of the circuitry. When  $V_{ref}$  collapses to below 3.7 V, the device cannot provide the Drive output and makes a dead time. This dead time is designed for minimal power transfer in the abnormal conditions. The dead time ends when  $V_{CC}$  reaches 15 V after reaching the UVLO limit  $V_{T}$  (3.5 to 6 V). Reaching  $V_{T}$  enables the startup circuit block, charging up the  $V_{CC}$  capacitor again. When  $V_{CC}$  reaches 15 V again, the  $V_{ref}$  regulator block turns on and allows the output to work again.

It is recommended to put a 0.1 uF capacitor on  $V_{ref}$  pin for stability of the voltage buffer. The  $V_{CC}$  capacitor is relatively larger than this 0.1 uF capacitor, making a longer  $V_{CC}$  charging time from  $V_T$  to 15 V and a longer dead time in the abnormal or fault conditions.

#### **Zero Current Detect**

To achieve critical conduction mode, MOSFET conduction is always initiated by sensing a zero current signal from the Zero Current Detect (ZCD) pin. The ZCD pin indirectly monitors the inductor current by sensing the auxiliary winding voltage. When the voltage falls below a threshold of 1.0V, the comparator resets the RS latch to turn the MOSFET on. There is 200 mV of hysteresis built into the comparator for noise immunity and to prevent false tripping. There are 10 V and 0.7 V clamps in the ZCD pin for protection. An external resistor is recommended to limit the input current to 2 mA to protect the clamps.

### **Watchdog Timer**

A watchdog timer block is added to the device to start or restart the Drive output when something goes wrong in the ZCD. When the inductor current reaches zero for longer than approximate 410 ms, the timer reset the RS latch and that turns the MOSFET on.

#### **Current Sense and Feedback Regulation**

Current-mode control is implemented with the Current Sense (CS) pin and Feedback (FB) pin. The FB pin is internally pulled up with a 5 kOhm resistor from the 5 V  $V_{\rm ref}$ . There is a resistor divider circuit and a 0.1 V offset in this functional block. The following equation describes the relation between the voltages of the FB and CS pins,  $V_{\rm FB}$  and  $V_{\rm CS}$  respectively.

$$V_{CS(max)} = V_{FB}/4 - 0.1 V$$

When the output is short circuited, there is no feedback signal from the opto coupler and the FB pin is opened. It gives  $V_{FB} = 5$  V and the maximum voltage of the CS pin is 1.15 V. When the voltage exceeds 1.15 V, the current sense comparator turns on and terminates the MOSFET conduction. It stops current flowing through the sense resistor ( $R_{Sense}$ ) and hence the sense resistor limits the maximum MOSFET drain current by the following equation.

#### Maximum Drain Current = $1.15/R_{sense}$

When the output voltage is too high, the FB pin voltage is pulled down by the opto coupler current and the duty ratio is reduced. The output voltage is then regulated.

There is a Leading Edge Blanking (LEB) circuit with 250 ns propagation delay to prevent false triggering due to parasitics in the CS pin. It makes a minimum on-time of the MOSFET  $(t_{on(min)})$ .

#### Thermal Shutdown

There is a thermal shutdown block to prevent overheating condition and protect the device from overheating. When temperature is over  $180^{\circ}$ C, the Drive output and startup circuit block are disable. The device resumes operation when temperature falls below  $130^{\circ}$ C.

### **Gate Drive Output**

The IC contains a CMOS output driver specifically designed for direct drive of power MOSFET. The Drive Output typical rise and fall times are 50 ns with a 1.0 nF load. Unbalanced Source and Sink eliminates the need for an external resistor between the device Drive output and the Gate of the external MOSFET. Additional internal circuitry has been added to keep the Drive Output in a sinking mode whenever the UVLO is active. This characteristic eliminates the need for an external gate pull-down resistor.

#### Frequency Clamp Options

The drawback of critical conduction mode is variable switching frequency. The switching frequency can increase dramatically to hundreds of kHz when the output current is too low or vanishes. It is a big problem when EMI above 150 kHz is concerned. Frequency Clamp (FC) is an optional feature in the device to limit the upper switching frequency to nominal 126 kHz by inserting a minimum off-time  $(t_{off(min)})$ . When a minimum off-time is inserted, the maximum frequency  $(f_{max})$  limit is set.

$$f_{max} = \frac{1}{t_{on(min)} + t_{off(min)}}$$

The SMPS is forced to operate in DCM when the maximum frequency is reached. The minimum off-time is immediately counted after the driving signal goes low. If the ZCD signal comes within this minimum off-time, the ZCD information is ignored until the minimum off-time expires. The next ZCD signal starts the MOSFET conduction.

There are three available FC options: MC33364D - adjustable minimum off-time by external resistor, MC33364D1 - 6.9 us fixed minimum off-time, and MC33364D2 - no minimum off-time (FC disable).

The MC33364D has a FC pin, which can vary the minimum off-time (or the maximum frequency) externally in Figure 11. If the FC pin is opened, the minimum off-time is fixed at 6.9 us. If the FC pin is grounded, the clamp is disabled, and the SMPS will always operate in critical mode. It is generally not recommended to sink or source more than 80 uA from the FC pin because high currents may cause unstable operation.



Figure 11. Frequency Clamp Setting

#### APPLICATION INFORMATION

#### **Design Example**

Design an off-line Flyback converter according to the following requirements:

Output Power: 12 W

Output: 6.0 V @ 2 Amperes

Input voltage range: 90 Vac - 270 Vac, 50/60 Hz

The operation for the circuit shown in Figure 12 is as follows: the rectifier bridge D1-D4 and the capacitor C1 convert the ac line voltage to dc. This voltage supplies the primary winding of the transformer T1 and the startup circuit in U1 through the line pin. The primary current loop is closed by the transformer's primary winding, the TMOS switch Q1 and the current sense resistor R7. The resistors R5, R6, diode D6 and capacitor C4 create a snubber clamping network that protects Q1 from spikes on the primary winding. The network consisting of capacitor C3, diode D5 and resistor R1 provides a V<sub>CC</sub> supply voltage for U1 from the auxiliary winding of the transformer. The resistor R1 makes V<sub>CC</sub> more stable and resistant to noise. The resistor R2 reduces the current flow through the internal clamping and protection zener diode of the Zero Crossing Detector (ZCD) within U1. C3 is the decoupling capacitor of the supply voltage. The resistor R3 can provide additional bias current for the optoisolator's transistor. The diode D8 and the capacitor C5 rectify and filter the output voltage. The TL431, a programmable voltage reference, drives the primary side of the optoisolator to provide isolated feedback to the MC33364. The resistor divider consisting of R10 and R11 program the voltage of the TL431. The resistor R9 and the capacitors C7 and C8 provide frequency compensation of the feedback loop. Resistor R8 provides a current limit for the opto coupler and the TL431.

Since the critical conduction mode converter is a variable frequency system, the MC33364 has a built-in special block to reduce switching frequency in the no load condition. This block is named the "frequency clamp" block. MC33364 used in the design example has an internal frequency clamp set to 126 kHz. However, optional versions with a disabled or variable frequency clamp are available. The frequency clamp works as follows: the clamp controls the part of the switching cycle when the MOSFET switch is turned off. If this "off-time" (determined by the reset time of the transformer's core) is too short, then the frequency clamp does not allow the switch to turn-on again until the defined frequency clamp time is reached (i.e., the frequency clamp will insert a dead time).

There are several advantages of the MC33364's startup circuit. The startup circuit includes a special high voltage switch that controls the path between the rectified line voltage and the  $V_{CC}$  supply capacitor to charge that capacitor by a limited current when the power is applied to the input. After a few switching cycles the IC is supplied from the transformer's auxiliary winding. After  $V_{CC}$  reaches the undervoltage lockout threshold value, the

startup switch is turned off by the undervoltage and the overvoltage control circuit. Because the power supply can be shorted on the output, causing the auxiliary voltage to be zero, the MC33364 will periodically start its startup block. This mode is named "hiccup mode". During this mode the temperature of the chip rises but remains protected by the thermal shutdown block. During the power supply's normal operation, the high voltage internal MOSFET is turned off, preventing wasted power, and thereby, allowing greater circuit efficiency.

Since a bridge rectifier is used, the resulting minimum and maximum dc input voltages can be calculated:

$$V_{in(min)}dc = \sqrt{2} x V_{in(min)}ac = (\sqrt{2})(90 \text{ Vac}) = 127 \text{ V}$$

$$V_{in(\mu ax)}dc = \sqrt{2} xV_{in(\mu ax)}ac = (\sqrt{2})(270 \text{ Vac}) = 382 \text{ V}$$

The maximum average input current is:

$$I_{in} = \frac{P_{out}}{nV_{in(min)}} = \frac{12 \text{ W}}{0.8(127 \text{ V})} = 0.118 \text{ A}$$

where n =estimated circuit efficiency.

A TMOS switch with 600 V avalanche breakdown voltage is used. The voltage on the switch's drain consists of the input voltage and the flyback voltage of the transformer's primary winding. There is a ringing on the rising edge's top of the flyback voltage due to the leakage inductance of the transformer. This ringing is clamped by the RCD network. Design this clamped wave for an amplitude of 50 V below the avalanche breakdown of the TMOS device. Add another 50 V to allow a safety margin for the MOSFET. Then a suitable value of the flyback voltage may be calculated:

$$V_{flbk} = V_{TMOS} - V_{in(max)} - 100 V$$
  
= 600 V - 382 V - 100 V = 118 V

Since this value is very close to the  $V_{in(min)}$ , set:

$$V_{flbk} = V_{in(min)} = 127 V$$

The V<sub>flbk</sub> value of the duty cycle is given by:

$$\partial \text{max} = \frac{V_{flbk}}{V_{flbk} + V_{in(min)}} = \frac{127 \text{ V}}{[127 \text{ V} + 127 \text{ V}]} = 0.5$$

The maximum input primary peak current:

$$I_{ppk} = \frac{2 I_{in}}{\partial max} = \frac{2.0(0.118 \text{ A})}{0.5} = 0.472 \text{ A}$$

Choose the desired minimum frequency  $f_{\mbox{\scriptsize min}}$  of operation to be 70 kHz.

After reviewing the core sizing information provided by a core manufacturer, a EE core of size about 20 mm was chosen. Siemens' N67 magnetic material is used, which corresponds to a Philips 3C85 or TDK PC40 material.

The primary inductance value is given by:

$$L_{p} = \frac{\partial \text{max V}_{\text{in(min)}}}{\left(I_{ppk}\right)\left(f_{\text{min}}\right)} = \frac{0.5(127 \text{ V})}{(0.472 \text{ A})(70 \text{ kHz})} = 1.92 \text{ mH}$$

The manufacturer recommends for that magnetic core a maximum operating flux density of:

$$B_{\text{max}} = 0.2 \text{ T}$$

The cross-sectional area A<sub>c</sub> of the EF20 core is:

$$A_c = 33.5 \text{ mm}^2$$

The operating flux density is given by:

$$B_{\text{max}} = \frac{L_{\text{p}}I_{\text{ppk}}}{N_{\text{p}}A_{\text{c}}}$$

From this equation the number of turns of the primary winding can be derived:

$$n_{p} = \frac{L_{p}I_{ppk}}{B_{max}A_{c}}$$

The A<sub>L</sub> factor is determined by:

$$A_{L} = \frac{L_{p}}{n^{2}p} = \frac{L_{p}(B_{max}A_{c})^{2}}{\left[L_{p}(I_{ppk})^{2}\right]}$$
$$= \frac{(0.2 \text{ T})(33.5 \text{ E-6 m}^{2})^{2}}{(.00192 \text{ H})(0.472 \text{ A})^{2}} = 105 \text{ nH}$$

From the manufacturer's catalogue recommendation the core with an  $A_L$  of 100 nH is selected. The desired number of turns of the primary winding is:

$$n_p = \left(\frac{L_p}{A_L}\right)^{1/2} = \left[\frac{(0.00192 \text{ H})}{(100 \text{ nH})}\right]^{1/2} = 139 \text{ turns}$$

The number of turns needed by the 6.0 V secondary is (assuming a Schottky rectifier is used):

$$\begin{split} n_S &= \frac{\left(V_S + V_{fwd}\right)(1 - \partial max)n_p}{\left[\partial max\left(V_{in(min)}\right)\right]} \\ &= \frac{\left(6.0 \text{ V} + 0.3 \text{ V}\right)(1 - 0.5)139}{\left[0.5(127 \text{ V})\right]} = 7 \text{ turns} \end{split}$$

The auxiliary winding to power the control IC is 16 V and its number of turns is given by:

$$naux = \frac{(V_{aux} + V_{fwd})(1 - \partial max)n_p}{\left[\partial max(V_{in(min)})\right]}$$
$$= \frac{(16 \text{ V} + 0.9 \text{ V})(1 - 0.5)139}{[0.5(127 \text{ V})]} = 19 \text{ turns}$$

The approximate value of rectifier capacitance needed is:

C1 = 
$$\frac{t_{off}(I_{in})}{V_{ripole}} = \frac{(5 \text{ m sec})(0.118 \text{ A})}{50 \text{ V}} = 11.8 \mu\text{F}$$

where the minimum ripple frequency is 2 times the 50 Hz line frequency and t<sub>off</sub>, the discharge time of C1 during the haversine cycle, is assumed to be half the cycle period.

Because we have a variable frequency system, all the calculations for the value of the output filter capacitors will be done at the lowest frequency, since the ripple voltage will be greatest at this frequency. When selecting the output capacitor select a capacitor with low ESR to minimize ripple from the current ripple. The approximate equation for the output capacitance value is given by:

C5 = 
$$\frac{I_{out}}{(f_{min})(V_{rip})} = \frac{2 \text{ A}}{(70 \text{ kHz})(0.1 \text{ V})} = 286 \mu\text{F}$$

Determining the value of the current sense resistor (R7), one uses the peak current in the predesign consideration. Since within the IC there is a limitation of the voltage for the current sensing, which is set to 1.2 V, the design of the current sense resistor is simply given by:

$$R7 = \frac{V_{CS}}{I_{ppk}} = \frac{1.2 \text{ V}}{0.472 \text{ A}} = 2.54 \Omega \approx 2.2 \Omega$$

The error amplifier function is provided by a TL431 on the secondary, connected to the primary side via an optoisolator, the MOC8102.

The voltage of the optoisolator collector node sets the peak current flowing through the power switch during each cycle. This pin will be connected to the feedback pin of the MC33364, which will directly set the peak current.

Starting on the secondary side of the power supply, assign the sense current through the voltage-sensing resistor divider to be approximately 0.25 mA. One can immediately calculate the value of the lower and upper resistor:

$$R_{lower} = R11 = \frac{V_{ref} (TL431)}{I_{div}} = \frac{2.5 \text{ V}}{0.25 \text{ mA}} = 10 \text{ k}$$

$$R_{upper} = R10 = \frac{V_{out} - V_{ref} (TL431)}{I_{div}}$$

$$= \frac{6.0 \text{ V} - 2.5 \text{V}}{0.25 \text{ mA}} = 14 \text{ k}$$

The value of the resistor that would provide the bias current through the optoisolator and the TL431 is set by the minimum operating current requirements of the TL431. This current is minimum 1.0 mA. Assign the maximum current through the branch to be 5 mA. That makes the bias resistor value equal to:

$$R_{bias} = R_{S} = \frac{V_{out} - [V_{ref}(TL431) + V_{LED}]}{I_{LED}}$$

$$= \frac{6.0 \text{ V} - [2.5\text{V} + 1.4\text{V}]}{5.0 \text{ mA}} = 420 \Omega \approx 430 \Omega$$

The MOC8102 has a typical current transfer ratio (CTR) of 100% with 25% tolerance. When the TL431 is full-on, 5 mA will be drawn from the transistor within the MOC8102. The transistor should be in saturated state at that time, so its collector resistor must be

$$R_{collector} = \frac{V_{ref} - V_{sat}}{I_{LFD}} = \frac{5.0 \text{ V} - 0.3 \text{ V}}{5.0 \text{ mA}} = 940 \Omega$$

Since a resistor of 5.0 k is internally connected from the reference voltage to the feedback pin of the MC33364, the external resistor can have a higher value

$$R_{ext} = R3 = \frac{(R_{int})(R_{collector})}{(R_{int}) - (R_{collector})} = \frac{(5.0 \text{ k})(940)}{5.0 \text{ k} - 940}$$
  
= 1157  $\Omega \approx 1200 \Omega$ 

This completes the design of the voltage feedback circuit. In no load condition there is only a current flowing through the optoisolator diode and the voltage sense divider on the secondary side.

The load at that condition is given by:

$$R_{\text{noload}} = \frac{V_{\text{out}}}{(I_{\text{LED}} + I_{\text{div}})}$$
$$= \frac{6.0 \text{ V}}{(5.0 \text{ mA} + 0.25 \text{ mA})} = 1143 \Omega$$

The output filter pole at no load is:

$$f_{ph} = \frac{1}{(2\pi R_{noload} C_{out})}$$
$$= \frac{1}{(2\pi)(1143)(300 \mu F)} = 0.46 \text{ Hz}$$

In heavy load condition the  $I_{LED}$  and  $I_{div}$  is negligible. The heavy load resistance is given by:

$$R_{heavy} = \frac{V_{out}}{I_{out}} = \frac{6.0 \text{ V}}{2.0 \text{ A}} = 3.0 \text{ }\Omega$$

The output filter pole at heavy load of this output is

$$f_{ph} = \frac{1}{(2\pi R_{heavy} C_{out})} = \frac{1}{(2\pi)(3)(300 \mu F)} = 177 \text{ Hz}$$

The gain exhibited by the open loop power supply at the high input voltage will be:

$$A = \frac{\left(V_{\text{in max}} - V_{\text{out}}\right)^{2} Ns}{\left((V_{\text{in max}})(V_{\text{error}})(Np)\right)} = \frac{\left(382 \text{ V} - 6.0 \text{ V}\right)^{2}(7)}{(382 \text{ V})(1.2 \text{ V})(139)}$$
$$= 15.53 = 23.82 \text{ dB}$$

The maximum recommended bandwidth is approximately:

$$f_C = \frac{\text{fs min}}{5} = \frac{70 \text{ kHz}}{5} = 14 \text{ kHz}$$

The gain needed by the error amplifier to achieve this bandwidth is calculated at the rated load because that yields the bandwidth condition, which is:

Gc = 
$$20 \log \left( \frac{f_c}{f_{ph}} \right) - A = 20 \log \left( \frac{14 \text{ kHz}}{177} \right) - 23.82 \text{ dB}$$
  
= 14.14 dB

The gain in absolute terms is:

$$A_{c} = 10^{(Gc/20)} = 10^{(14.14/20)} = 5.1$$

Now the compensation circuit elements can be calculated. The output resistance of the voltage sense divider is given by the parallel combination of resistors in the divider:

$$\begin{aligned} R_{in} &= R_{upper} \parallel R_{lower} = 10 \text{ k} \parallel 14 \text{ k} = 5833 \ \Omega \\ &= R9 = (Ac) \ (R_{in}) = 29.75 \text{ k} \approx 30 \text{ k} \end{aligned}$$
 
$$C8 &= \frac{1}{\left[2\pi \ (A_c) \ (R_{in}) \ (f_c)\right]} = 382 \text{ pF} \approx 390 \text{ pF}$$

The compensation zero must be placed at or below the light load filter pole:

$$\mbox{C7} = \frac{1}{\left[2\pi \; (\mbox{R9}) \; (\mbox{f}_{\mbox{pn}})\right]} = \, 11.63 \; \mu \mbox{F} \approx \, 10 \; \mu \mbox{F} \label{eq:c7}$$



The described critical conduction mode flyback converter has the following performance and maximum ratings:



Figure 13. Critical Conduction Mode Flyback Converter

### **CONVERTER TEST DATA**

| Test            | Conditions                                                  | Results                    |
|-----------------|-------------------------------------------------------------|----------------------------|
| Line Regulation | V <sub>in</sub> = 120VAC to 240VAC, I <sub>out</sub> = 0.8A | $\Delta V = 50 \text{mV}$  |
| Load            | V <sub>in</sub> = 120VAC, I <sub>out</sub> = 0.2A to 0.8A   | $\Delta V = 40 \text{mV}$  |
|                 | V <sub>in</sub> = 240VAC, I <sub>out</sub> = 0.2A to 0.8A   | $\Delta V = 40 \text{mV}$  |
| Output Ripple   | V <sub>in</sub> = 120VAC, I <sub>out</sub> = 0.8A           | $\Delta V = 290 \text{mV}$ |
|                 | V <sub>in</sub> = 240VAC, I <sub>out</sub> = 0.8A           | $\Delta V = 24mV$          |
| Efficiency      | V <sub>in</sub> = 120VAC, I <sub>out</sub> = 0.8A           | η = 78.0%                  |
|                 | V <sub>in</sub> = 240VAC, I <sub>out</sub> = 0.8A           | $\eta = 79.4\%$            |
| Power Factor    | V <sub>in</sub> = 120VAC, I <sub>out</sub> = 0.8A           | Pf = 0.491                 |
|                 | V <sub>in</sub> = 240VAC, I <sub>out</sub> = 0.8A           | Pf = 0.505                 |



Figure 14. Load Regulation 120V



Figure 15. Load Regulation 240V



Figure 16. Universal Input Battery Charger

GreenLine is a trademark of Motorola, Inc.



SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 4.80        | 5.00  | 0.189     | 0.197 |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |
| O   | 1.35        | 1.75  | 0.053     | 0.069 |
| D   | 0.33        | 0.51  | 0.013     | 0.020 |
| G   | 1.27        | 7 BSC | 0.050 BSC |       |
| H   | 0.10        | 0.25  | 0.004     | 0.010 |
| 7   | 0.19        | 0.25  | 0.007     | 0.010 |
| K   | 0.40        | 1.27  | 0.016     | 0.050 |
| М   | 0 °         | 8 °   | 0 °       | 8 °   |
| N   | 0.25        | 0.50  | 0.010     | 0.020 |
| s   | 5.80        | 6.20  | 0.228     | 0.244 |

### SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **GENERIC** MARKING DIAGRAM\*



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year

= Work Week = Pb-Free Package



XXXXXX = Specific Device Code Α = Assembly Location = Year

ww = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                   | PAGE 1 OF 2 |  |

ON Semiconductor and up are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

### SOIC-8 NB CASE 751-07 ISSUE AK

### **DATE 16 FEB 2011**

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1               | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1                               |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                  |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15:  PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON              | STYLE 16:  PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                    |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                       |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                         |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                          |

|   | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|---|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Γ | DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                    | PAGE 2 OF 2 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





### SOIC-16 MINUS PINS 14, 15 CASE 751K-01 **ISSUE 0**

### **DATE 12/22/1993**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
- 714.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER
- SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INC   | HES   |
|-----|-------------|-------|-------|-------|
| DIM | MIN         | MAX   | MIN   | MAX   |
| Α   | 9.80        | 10.00 | 0.368 | 0.393 |
| В   | 3.80        | 4.00  | 0.150 | 0.157 |
| С   | 1.35        | 1.75  | 0.054 | 0.068 |
| D   | 0.35        | 0.49  | 0.014 | 0.019 |
| F   | 0.40        | 1.25  | 0.016 | 0.049 |
| G   | 1.27        | BSC   | 0.050 | BSC   |
| J   | 0.19        | 0.25  | 0.008 | 0.009 |
| K   | 0.10        | 0.25  | 0.004 | 0.009 |
| M   | 0°          | 7 °   | 0°    | 7°    |
| Р   | 5.80        | 6.20  | 0.229 | 0.244 |
| R   | 0.25        | 0.50  | 0.010 | 0.019 |

### MARKING **DIAGRAM**



= Specific Device Code = Assembly Location

WL = Wafer Lot = Year WW = Work Week

| DOCUMENT NUMBER: | 98ASH70103A             | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-16 MINUS PINS 14,1 | 5                                                                                                                                                                              | PAGE 1 OF 1 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:

Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative