# Single Supply 3.0 V to 44 V Operational Amplifiers Quality bipolar fabrication with innovative design concepts are employed for the MC33071/72/74, MC34071/72/74, NCV33072/74A series of monolithic operational amplifiers. This series of operational amplifiers offer 4.5 MHz of gain bandwidth product, 13 V/ $\mu$ s slew rate and fast settling time without the use of JFET device technology. Although this series can be operated from split supplies, it is particularly suited for single supply operation, since the common mode input voltage range includes ground potential (V<sub>EE</sub>). With a Darlington input stage, this series exhibits high input resistance, low input offset voltage and high gain. The all NPN output stage, characterized by no deadband crossover distortion and large output voltage swing, provides high capacitance drive capability, excellent phase and gain margins, low open loop high frequency output impedance and symmetrical source/sink AC frequency response. The MC33071/72/74, MC34071/72/74, NCV33072/74,A series of devices are available in standard or prime performance (A Suffix) grades and are specified over the commercial, industrial/vehicular or military temperature ranges. The complete series of single, dual and quad operational amplifiers are available in plastic DIP, SOIC, QFN and TSSOP surface mount packages. #### **Features** Wide Bandwidth: 4.5 MHz High Slew Rate: 13 V/µs • Fast Settling Time: 1.1 us to 0.1% • Wide Single Supply Operation: 3.0 V to 44 V • Wide Input Common Mode Voltage Range: Includes Ground (VEE) • Low Input Offset Voltage: 3.0 mV Maximum (A Suffix) Large Output Voltage Swing: -14.7 V to +14 V (with ±15 V Supplies) • Large Capacitance Drive Capability: 0 pF to 10,000 pF • Low Total Harmonic Distortion: 0.02% • Excellent Phase Margin: 60° • Excellent Gain Margin: 12 dB • Output Short Circuit Protection • ESD Diodes/Clamps Provide Input Protection for Dual and Quad NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant ON Semiconductor® http://onsemi.com PDIP-8 P SUFFIX CASE 626 SOIC-8 D SUFFIX CASE 751 WQFN10 MT SUFFIX CASE 510AJ PDIP-14 P SUFFIX CASE 646 SOIC-14 D SUFFIX CASE 751A TSSOP-14 DTB SUFFIX CASE 948G #### ORDERING INFORMATION See detailed ordering and shipping information on page 18 of this data sheet. #### **DEVICE MARKING INFORMATION** See general marking information in the device marking section on page 21 of this data sheet. #### **PIN CONNECTIONS** (MC33071, MC34071 only) Figure 1. Representative Schematic Diagram (Each Amplifier) Offset Null V<sub>EE</sub>/GND #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------|-----------------------------------------|-------------|------| | Supply Voltage (from V <sub>EE</sub> to V <sub>CC</sub> ) | V <sub>S</sub> | +44 | V | | Input Differential Voltage Range | V <sub>IDR</sub> | (Note 1) | V | | Input Voltage Range | V <sub>IR</sub> | (Note 1) | V | | Output Short Circuit Duration (Note 2) | t <sub>SC</sub> | Indefinite | Sec | | Operating Junction Temperature | TJ | +150 | °C | | Storage Temperature Range | T <sub>stg</sub> | −60 to +150 | °C | | ESD Capability, Dual and Quad (Note 3) Human Body Model Machine Model | ESD <sub>HBM</sub><br>ESD <sub>MM</sub> | 2000<br>200 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - Either or both input voltages should not exceed the magnitude of V<sub>CC</sub> or V<sub>EE</sub>. Power dissipation must be considered to ensure maximum junction temperature (T<sub>J</sub>) is not exceeded (see Figure 2). This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (JEDEC standard: JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (JEDEC standard: JESD22-A115) **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = +15 \text{ V}$ , $V_{EE} = -15 \text{ V}$ , $R_L = \text{connected to ground, unless otherwise noted.}$ See Note 4 for $T_A = T_{low}$ to $T_{high}$ ) | A low - high | | A Suffix | | N | lon−Suffi | x | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------|-----------------------|-----------------------|---------------------|-----------------------|-----------------------|-------| | Characteristics | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Input Offset Voltage (R <sub>S</sub> = $100 \Omega$ , V <sub>CM</sub> = $0 V$ , V <sub>O</sub> = $0 V$ ) V <sub>CC</sub> = $+15 V$ , V <sub>EE</sub> = $-15 V$ , T <sub>A</sub> = $+25^{\circ}$ C V <sub>CC</sub> = $+5.0 V$ , V <sub>EE</sub> = $0 V$ , T <sub>A</sub> = $+25^{\circ}$ C V <sub>CC</sub> = $+15 V$ , V <sub>EE</sub> = $-15 V$ , T <sub>A</sub> = $T_{low}$ to $T_{high}$ | V <sub>IO</sub> | -<br>-<br>- | 0.5<br>0.5<br>– | 3.0<br>3.0<br>5.0 | -<br>-<br>- | 1.0<br>1.5<br>– | 5.0<br>5.0<br>7.0 | mV | | Average Temperature Coefficient of Input Offset Voltage $R_S = 10 \Omega$ , $V_{CM} = 0 V$ , $V_O = 0 V$ , $T_A = T_{low}$ to $T_{high}$ | $\Delta V_{IO}/\Delta T$ | - | 10 | - | - | 10 | - | μV/°C | | Input Bias Current ( $V_{CM}$ = 0 V, $V_{O}$ = 0 V)<br>$T_{A}$ = +25°C<br>$T_{A}$ = $T_{low}$ to $T_{high}$ | I <sub>IB</sub> | <u>-</u><br>- | 100<br>- | 500<br>700 | -<br>- | 100<br>- | 500<br>700 | nA | | Input Offset Current ( $V_{CM} = 0 \text{ V}, V_{O} = 0\text{V}$ ) $T_A = +25^{\circ}\text{C}$ $T_A = T_{low} \text{ to } T_{high}$ | l <sub>IO</sub> | | 6.0 | 50<br>300 | - | 6.0<br>- | 75<br>300 | nA | | Input Common Mode Voltage Range T <sub>A</sub> = +25°C T <sub>A</sub> = T <sub>low</sub> to T <sub>high</sub> | V <sub>ICR</sub> | | to (V <sub>CC</sub> - | | | to (V <sub>CC</sub> - | | V | | Large Signal Voltage Gain ( $V_O$ = $\pm 10$ V, $R_L$ = 2.0 k $\Omega$ ) $T_A$ = +25°C $T_A$ = $T_{low}$ to $T_{high}$ | Avol | 50<br>25 | 100 | _<br>_ | 25<br>20 | 100<br>- | | V/mV | | Output Voltage Swing ( $V_{ID}$ = ±1.0 V) $V_{CC}$ = +5.0 V, $V_{EE}$ = 0 V, $R_L$ = 2.0 k $\Omega$ , $T_A$ = +25°C $V_{CC}$ = +15 V, $V_{EE}$ = -15 V, $V_{EE}$ = -15 V, $V_{EE}$ = 2.0 k $\Omega$ , $V_{CC}$ = +15 V, $V_{EE}$ = -15 V, $V_{EE}$ = -15 V, $V_{EE}$ = 2.0 k $V_{EE}$ | V <sub>OH</sub> | 3.7<br>13.6<br>13.4 | 4.0<br>14<br>- | -<br>-<br>- | 3.7<br>13.6<br>13.4 | 4.0<br>14<br>- | -<br>-<br>- | V | | $\begin{array}{c} V_{CC} = +5.0 \text{ V, } V_{EE} = 0 \text{ V, } R_L = 2.0 \text{ k}\Omega, T_A = +25^{\circ}\text{C} \\ V_{CC} = +15 \text{ V, } V_{EE} = -15 \text{ V, } R_L = 10 \text{ k}\Omega, T_A = +25^{\circ}\text{C} \\ V_{CC} = +15 \text{ V, } V_{EE} = -15 \text{ V, } R_L = 2.0 \text{ k}\Omega, \\ T_A = T_{low} \text{ to } T_{high} \end{array}$ | V <sub>OL</sub> | -<br>-<br>- | 0.1<br>-14.7<br>- | 0.3<br>-14.3<br>-13.5 | -<br>-<br>- | 0.1<br>-14.7<br>- | 0.3<br>-14.3<br>-13.5 | V | | Output Short Circuit Current ( $V_{ID}$ = 1.0 V, $V_{O}$ = 0 V, $T_{A}$ = 25°C) Source Sink | I <sub>SC</sub> | 10<br>20 | 30<br>30 | -<br>- | 10<br>20 | 30<br>30 | -<br>- | mA | | Common Mode Rejection $R_S \le 10 \text{ k}\Omega, V_{CM} = V_{ICR}, T_A = 25^{\circ}\text{C}$ | CMR | 80 | 97 | - | 70 | 97 | - | dB | | Power Supply Rejection (R <sub>S</sub> = 100 $\Omega$ )<br>V <sub>CC</sub> /V <sub>EE</sub> = +16.5 V/-16.5 V to +13.5 V/-13.5 V,<br>T <sub>A</sub> = 25°C | PSR | 80 | 97 | - | 70 | 97 | - | dB | | $ \begin{array}{c} \text{Power Supply Current (Per Amplifier, No Load)} \\ \text{$V_{CC} = +5.0 \text{ V}$, $V_{EE} = 0$ V$, $V_{O} = +2.5$ V$, $T_{A} = +25^{\circ}$C} \\ \text{$V_{CC} = +15$ V$, $V_{EE} = -15$ V$, $V_{O} = 0$ V$, $T_{A} = +25^{\circ}$C} \\ \text{$V_{CC} = +15$ V$, $V_{EE} = -15$ V$, $V_{O} = 0$ V$,} \\ \text{$T_{A} = T_{low}$ to $T_{high}$} \end{array} $ | I <sub>D</sub> | -<br>-<br>- | 1.6<br>1.9<br>– | 2.0<br>2.5<br>2.8 | -<br>-<br>- | 1.6<br>1.9<br>- | 2.0<br>2.5<br>2.8 | mA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Case 510AJ $T_{low}\!/T_{high}$ guaranteed by product characterization. <sup>4.</sup> $T_{low} = -40^{\circ}\text{C}$ for MC33071,2,4,/A, NCV33074/A $T_{high} = +85^{\circ}\text{C}$ for MC33071,2,4,/A, NCV33074/A <sup>= 0°</sup>C for MC34071,2,4,/A = -40°C for MC34072,4/V, NCV33072,4A = +70°C for MC34071,2,4,/A = +125°C for MC34072,4/V, NCV33072,4A, NCV34074V $\textbf{AC ELECTRICAL CHARACTERISTICS} \text{ ($V_{CC}$ = +15 V, $V_{EE}$ = -15 V, $R_L$ = connected to ground. $T_A$ = +25°C, unless otherwise noted.) }$ | | | | A Suffix | | N | lon−Suff | ix | | |---------------------------------------------------------------------------------------------------------------------------|-----------------|----------|------------|--------|----------|------------|--------|--------| | Characteristics | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Slew Rate ( $V_{in}$ = -10 V to +10 V, $R_L$ = 2.0 k $\Omega$ , $C_L$ = 500 pF) $A_V$ = +1.0 $A_V$ = -1.0 | SR | 8.0<br>- | 10<br>13 | -<br>- | 8.0<br>- | 10<br>13 | -<br>- | V/μs | | Setting Time (10 V Step, $A_V = -1.0$ )<br>To 0.1% (+1/2 LSB of 9-Bits)<br>To 0.01% (+1/2 LSB of 12-Bits) | t <sub>s</sub> | -<br>- | 1.1<br>2.2 | -<br>- | -<br>- | 1.1<br>2.2 | -<br>- | μs | | Gain Bandwidth Product (f = 100 kHz) | GBW | 3.5 | 4.5 | - | 3.5 | 4.5 | - | MHz | | Power Bandwidth $A_V = +1.0$ , $R_L = 2.0$ k $\Omega$ , $V_O = 20$ $V_{pp}$ , THD = 5.0% | BW | - | 160 | - | - | 160 | - | kHz | | Phase margin $ \begin{array}{l} {\sf R_L=2.0~k\Omega} \\ {\sf R_L=2.0~k\Omega,~C_L=300~pF} \end{array} $ | f <sub>m</sub> | -<br>- | 60<br>40 | -<br>- | - | 60<br>40 | -<br>- | Deg | | Gain Margin $R_L = 2.0 \text{ k}\Omega$ $R_L = 2.0 \text{ k}\Omega, C_L = 300 \text{ pF}$ | A <sub>m</sub> | -<br>- | 12<br>4.0 | -<br>- | - | 12<br>4.0 | - | dB | | Equivalent Input Noise Voltage $R_S = 100 \Omega$ , f = 1.0 kHz | e <sub>n</sub> | - | 32 | - | - | 32 | - | nV/√Hz | | Equivalent Input Noise Current f = 1.0 kHz | in | - | 0.22 | - | - | 0.22 | - | pA/√Hz | | Differential Input Resistance<br>V <sub>CM</sub> = 0 V | R <sub>in</sub> | - | 150 | - | - | 150 | - | МΩ | | Differential Input Capacitance<br>V <sub>CM</sub> = 0 V | C <sub>in</sub> | - | 2.5 | - | - | 2.5 | - | pF | | Total Harmonic Distortion $A_V$ = +10, $R_L$ = 2.0 k $\Omega$ , 2.0 $V_{pp}$ $\leq$ $V_O$ $\leq$ 20 $V_{pp}$ , f = 10 kHz | THD | - | 0.02 | - | - | 0.02 | - | % | | Channel Separation (f = 10 kHz) | - | - | 120 | - | - | 120 | - | dB | | Open Loop Output Impedance (f = 1.0 MHz) | Z <sub>O</sub> | - | 30 | - | - | 30 | - | W | Figure 2. Power Supply Configurations Offset nulling range is approximately $\pm 80~\text{mV}$ with a 10 k potentiometer (MC33071, MC34071 only). Figure 3. Offset Null Circuit 4.0 V<sub>CC</sub> = +15 V V<sub>EE</sub> = -15 V V<sub>CM</sub> = 0 2.0 V<sub>CM</sub> = 0 2.0 V<sub>CM</sub> = 0 7.55 -25 0 25 50 75 100 125 T<sub>A</sub>, AMBIENT TEMPERATURE (°C) Figure 4. Maximum Power Dissipation versus Temperature for Package Types Figure 5. Input Offset Voltage versus Temperature for Representative Units Figure 6. Input Common Mode Voltage Range versus Temperature Figure 7. Normalized Input Bias Current versus Temperature Figure 8. Normalized Input Bias Current versus Input Common Mode Voltage Figure 9. Split Supply Output Voltage Swing versus Supply Voltage Figure 10. Split Supply Output Saturation versus Load Current Figure 11. Single Supply Output Saturation versus Load Resistance to Ground Figure 12. Single Supply Output Saturation versus Load Resistance to V<sub>CC</sub> Figure 13. Output Short Circuit Current versus Temperature Figure 14. Output Impedance versus Frequency Figure 15. Output Voltage Swing versus Frequency Figure 16. Total Harmonic Distortion versus Frequency Figure 17. Total Harmonic Distortion versus Output Voltage Swing Figure 18. Open Loop Voltage Gain versus Temperature Figure 19. Open Loop Voltage Gain and Phase versus Frequency Figure 20. Open Loop Voltage Gain and Phase versus Frequency Figure 21. Normalized Gain Bandwidth Product versus Temperature Figure 22. Percent Overshoot versus Load Capacitance Figure 23. Phase Margin versus Load Capacitance Figure 24. Gain Margin versus Load Capacitance Figure 25. Phase Margin versus Temperature Figure 26. Gain Margin versus Temperature Figure 27. Phase Margin and Gain Margin versus Differential Source Resistance Figure 28. Normalized Slew Rate versus Temperature Figure 29. Output Settling Time Figure 30. Small Signal Transient Response Figure 31. Large Signal Transient Response Figure 32. Common Mode Rejection versus Frequency Figure 33. Power Supply Rejection versus Frequency Figure 34. Supply Current versus Supply Voltage Figure 35. Power Supply Rejection versus Temperature Figure 36. Channel Separation versus Frequency Figure 37. Input Noise versus Frequency # APPLICATIONS INFORMATION CIRCUIT DESCRIPTION/PERFORMANCE FEATURES Although the bandwidth, slew rate, and settling time of the MC34071 amplifier series are similar to op amp products utilizing JFET input devices, these amplifiers offer other additional distinct advantages as a result of the PNP transistor differential input stage and an all NPN transistor output stage. Since the input common mode voltage range of this input stage includes the $V_{EE}$ potential, single supply operation is feasible to as low as 3.0 V with the common mode input voltage at ground potential. The input stage also allows differential input voltages up to $\pm 44$ V, provided the maximum input voltage range is not exceeded. Specifically, the input voltages must range between $V_{EE}$ and $V_{CC}$ supply voltages as shown by the maximum rating table. In practice, although not recommended, the input voltages can exceed the $V_{CC}$ voltage by approximately 3.0 V and decrease below the $V_{EE}$ voltage by 0.3 V without causing product damage, although output phase reversal may occur. It is also possible to source up to approximately 5.0 mA of current from $V_{EE}$ through either inputs clamping diode without damage or latching, although phase reversal may again occur. If one or both inputs exceed the upper common mode voltage limit, the amplifier output is readily predictable and may be in a low or high state depending on the existing input bias conditions. Since the input capacitance associated with the small geometry input device is substantially lower (2.5 pF) than the typical JFET input gate capacitance (5.0 pF), better frequency response for a given input source resistance can be achieved using the MC34071 series of amplifiers. This performance feature becomes evident, for example, in fast settling D-to-A current to voltage conversion applications where the feedback resistance can form an input pole with the input capacitance of the op amp. This input pole creates a 2nd order system with the single pole op amp and is therefore detrimental to its settling time. In this context, lower input capacitance is desirable especially for higher values of feedback resistances (lower current DACs). This input pole can be compensated for by creating a feedback zero with a capacitance across the feedback resistance, if necessary, to reduce overshoot. For 2.0 k $\Omega$ of feedback resistance, the MC34071 series can settle to within 1/2 LSB of 8–bits in 1.0 $\mu$ s, and within 1/2 LSB of 12–bits in 2.2 $\mu$ s for a 10 V step. In a inverting unity gain fast settling configuration, the symmetrical slew rate is $\pm 13$ V/ $\mu$ s. In the classic noninverting unity gain configuration, the output positive slew rate is $\pm 10$ V/ $\mu$ s, and the corresponding negative slew rate will exceed the positive slew rate as a function of the fall time of the input waveform. Since the bipolar input device matching characteristics are superior to that of JFETs, a low untrimmed maximum offset voltage of 3.0 mV prime and 5.0 mV downgrade can be economically offered with high frequency performance characteristics. This combination is ideal for low cost precision, high speed quad op amp applications. The all NPN output stage, shown in its basic form on the equivalent circuit schematic, offers unique advantages over the more conventional NPN/PNP transistor Class AB output stage. A 10 k $\Omega$ load resistance can swing within 1.0 V of the positive rail (V<sub>CC</sub>), and within 0.3 V of the negative rail (V<sub>EE</sub>), providing a 28.7 V<sub>pp</sub> swing from ±15 V supplies. This large output swing becomes most noticeable at lower supply voltages. The positive swing is limited by the saturation voltage of the current source transistor Q<sub>7</sub>, and V<sub>BE</sub> of the NPN pull up transistor Q<sub>17</sub>, and the voltage drop associated with the short circuit resistance, R<sub>7</sub>. The negative swing is limited by the saturation voltage of the pull-down transistor Q16, the voltage drop I<sub>L</sub>R<sub>6</sub>, and the voltage drop associated with resistance R7, where IL is the sink load current. For small valued sink currents, the above voltage drops are negligible, allowing the negative swing voltage to approach within millivolts of V<sub>EE</sub>. For large valued sink currents (>5.0 mA), diode D3 clamps the voltage across R<sub>6</sub>, thus limiting the negative swing to the saturation voltage of $Q_{16}$ , plus the forward diode drop of D3 (≈V<sub>EE</sub> +1.0 V). Thus for a given supply voltage, unprecedented peak-to-peak output voltage swing is possible as indicated by the output swing specifications. If the load resistance is referenced to $V_{CC}$ instead of ground for single supply applications, the maximum possible output swing can be achieved for a given supply voltage. For light load currents, the load resistance will pull the output to $V_{CC}$ during the positive swing and the output will pull the load resistance near ground during the negative swing. The load resistance value should be much less than that of the feedback resistance to maximize pull up capability. Because the PNP output emitter—follower transistor has been eliminated, the MC34071 series offers a 20 mA minimum current sink capability, typically to an output voltage of ( $V_{\rm EE}$ +1.8 V). In single supply applications the output can directly source or sink base current from a common emitter NPN transistor for fast high current switching applications. In addition, the all NPN transistor output stage is inherently fast, contributing to the bipolar amplifier's high gain bandwidth product and fast settling capability. The associated high frequency low output impedance (30 $\Omega$ typ @ 1.0 MHz) allows capacitive drive capability from 0 pF to 10,000 pF without oscillation in the unity closed loop gain configuration. The 60° phase margin and 12 dB gain margin as well as the general gain and phase characteristics are virtually independent of the source/sink output swing conditions. This allows easier system phase compensation, since output swing will not be a phase consideration. The high frequency characteristics of the MC34071 series also allow excellent high frequency active filter capability, especially for low voltage single supply applications. Although the single supply specifications is defined at 5.0 V, these amplifiers are functional to 3.0 V @ 25°C although slight changes in parametrics such as bandwidth, slew rate, and DC gain may occur. If power to this integrated circuit is applied in reverse polarity or if the IC is installed backwards in a socket, large unlimited current surges will occur through the device that may result in device destruction. Special static precautions are not necessary for these bipolar amplifiers since there are no MOS transistors on the die. As with most high frequency amplifiers, proper lead dress, component placement, and PC board layout should be exercised for optimum frequency performance. For example, long unshielded input or output leads may result in unwanted input—output coupling. In order to preserve the relatively low input capacitance associated with these amplifiers, resistors connected to the inputs should be immediately adjacent to the input pin to minimize additional stray input capacitance. This not only minimizes the input pole for optimum frequency response, but also minimizes extraneous "pick up" at this node. Supply decoupling with adequate capacitance immediately adjacent to the supply pin is also important, particularly over temperature, since many types of decoupling capacitors exhibit great impedance changes over temperature. The output of any one amplifier is current limited and thus protected from a direct short to ground. However, under such conditions, it is important not to allow the device to exceed the maximum junction temperature rating. Typically for ±15 V supplies, any one output can be shorted continuously to ground without exceeding the maximum temperature rating. #### (Typical Single Supply Applications V<sub>CC</sub> = 5.0 V) Figure 38. AC Coupled Noninverting Amplifier Figure 39. AC Coupled Inverting Amplifier Figure 40. DC Coupled Inverting Amplifier Maximum Output Swing Figure 41. Unity Gain Buffer TTL Driver Figure 42. Active High-Q Notch Filter Given $f_0$ = Center Frequency $A_0$ = Gain at Center Frequency Choose Value $f_0$ , Q, $A_0$ , C Then: R3 = $$\frac{Q}{\pi f_0 C}$$ R1 = $\frac{R3}{2H_0}$ R2 = $\frac{R1 \ R3}{4Q^2 R1 - R3}$ For less than 10% error from operational amplifier $\frac{Q_0 f_0}{GBW} < 0.1$ where $f_0$ and GBW are expressed in Hz. GBW = 4.5 MHz Typ. Figure 43. Active Bandpass Filter Figure 44. Low Voltage Fast D/A Converter Figure 45. High Speed Low Voltage Comparator Figure 46. LED Driver Figure 47. Transistor Driver Figure 48. AC/DC Ground Current Monitor Figure 49. Photovoltaic Cell Amplifier Figure 50. Low Input Voltage Comparator with Hysteresis Figure 52. High Input Impedance Differential Amplifier Figure 54. Low Voltage Peak Detector Figure 51. High Compliance Voltage to Sink Current Converter Figure 53. Bridge Current Amplifier Figure 55. High Frequency Pulse Width Modulation #### GENERAL ADDITIONAL APPLICATIONS INFORMATION $V_S = \pm 15.0 \text{ V}$ Figure 56. Second Order Low-Pass Active Filter Figure 57. Second Order High-Pass Active Filter Figure 58. Fast Settling Inverter Figure 59. Basic Inverting Amplifier Figure 60. Basic Noninverting Amplifier Figure 61. Unity Gain Buffer ( $A_V = +1.0$ ) Figure 62. High Impedance Differential Amplifier Figure 63. Dual Voltage Doubler #### ORDERING INFORMATION | Op Amp<br>Function | Device | Operating<br>Temperature Range | Package | Shipping <sup>†</sup> | |--------------------|--------------|-----------------------------------------------------|---------------------|-----------------------| | | MC34071PG | | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | | MC34071APG | | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | | MC34071DG | T = 00 to 17000 | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | | MC34071DR2G | $T_A = 0^\circ \text{ to } +70^\circ \text{C}$ | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | Single | MC34071ADG | | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | | MC34071ADR2G | | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | | MC33071PG | | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | | MC33071APG | | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | | MC33071DG | T = 400 to 10500 | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | | MC33071DR2G | $T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | | MC33071ADG | | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | | MC33071ADR2G | | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | #### **ORDERING INFORMATION (continued)** | Op Amp | | Operating | | Shipping <sup>†</sup> | |----------|--------------------|------------------------------------------------------|-----------|-------------------------| | Function | Device | Temperature Range | Package | | | | MC34072PG | | PDIP-8 | | | | | | (Pb-Free) | 50 Units / Rail | | | MC34072APG | | PDIP-8 | 50 Offits / Rail | | | | | (Pb-Free) | | | | MC34072DG | | SOIC-8 | | | | | | (Pb-Free) | | | | MC34072ADG | | SOIC-8 | 98 Units / Rail | | | | T <sub>A</sub> = 0° to +70°C | (Pb-Free) | | | | MC34072DR2G | | SOIC-8 | | | | | | (Pb-Free) | | | | MC34072ADR2G | <del></del> | SOIC-8 | 2500 Units / Tape & Ree | | | | | (Pb-Free) | | | | MC34072AMTTBG | <del></del> | WQFN10 | <del> </del> | | | Wooden 22 Will 120 | | (Pb-Free) | 3000 Units / Tape & Ree | | | MC33072PG | | PDIP-8 | | | | WO3307 ZF G | | (Pb-Free) | | | | M0000704B0 | | , | 50 Units / Rail | | Dual | MC33072APG | | PDIP-8 | | | Duai | | | (Pb-Free) | | | | MC33072DG | | SOIC-8 | | | | | $T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | (Pb-Free) | 98 Units / Rail | | | MC33072ADG | 1A = -40 to +63 C | SOIC-8 | 90 Offits / Rail | | | | | (Pb-Free) | | | | MC33072DR2G | | SOIC-8 | | | | | | (Pb-Free) | | | | MC33072ADR2G | <del></del> | SOIC-8 | 2500 / Tape & Reel | | | | | (Pb-Free) | | | | MC34072VDG | <del> </del> | SOIC-8 | <del> </del> | | | | | (Pb-Free) | 98 Units / Rail | | | MC34072VDR2G | <b>─</b> ┤ | SOIC-8 | | | | WC34072VDR2G | | (Pb-Free) | 2500 / Tape & Reel | | | 1100 1070) (70 | $T_A = -40^{\circ} \text{ to } +125^{\circ}\text{C}$ | | | | | MC34072VPG | | PDIP-8 | 50 Units / Rail | | | | | (Pb-Free) | | | | NCV33072DR2G* | | SOIC-8 | 2500 / Tape & Reel | | | | | (Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NCV prefix for automotive and other applications requiring unique site and control change requirements; AEC-Q100 qualified and PPAP capable. #### **ORDERING INFORMATION (continued)** | Op Amp<br>Function | Device | Operating<br>Temperature Range | Package | Shipping <sup>†</sup> | |--------------------|------------------|------------------------------------------------------|-----------------------|--------------------------| | | MC34074PG | | PDIP-14 | | | | | | (Pb-Free) | 25 Units / Rail | | | MC34074APG | | PDIP-14<br>(Pb-Free) | | | | MC34074DG | | SOIC-14<br>(Pb-Free) | | | | MC34074ADG | $T_A = 0^\circ \text{ to } +70^\circ \text{C}$ | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | | MC34074ADR2G | | SOIC-14<br>(Pb-Free) | | | | MC34074DR2G | | SOIC-14<br>(Pb-Free) | 2500 Units / Tape & Reel | | | MC33074PG | | PDIP-14 | | | | | | (Pb-Free) | | | | MC33074APG | | PDIP-14 | 25 Units / Rail | | | | | (Pb-Free) | | | | MC33074DG | | SOIC-14 | | | | | | (Pb-Free) | 55 Units / Rail | | | MC33074ADG | | SOIC-14<br>(Pb-Free) | 55 Offits / Rail | | | MC33074DR2G | | SOIC-14 | | | | | | (Pb-Free) | 2500 / Tana & Baal | | Quad | NCV33074DR2G* | | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | | MC33074ADR2G | T - 40% to 195%C | SOIC-14 | | | | | $T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | (Pb-Free) | 2500 / Tana & Baal | | | NCV33074ADR2G* | | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | | MC33074DTBG | | TSSOP-14 | 96 Units / Rail | | | | | (Pb-Free) | 96 Units / Raii | | | MC33074DTBR2G | | TSSOP-14 | 2500 / Tape & Reel | | | | | (Pb-Free) | 2000 / 1400 4 11001 | | | MC33074ADTBG | | TSSOP-14<br>(Pb-Free) | 96 Units / Rail | | | MC33074ADTBR2G | | TSSOP-14<br>(Pb-Free) | 0500/7 0.0 | | | NCV33074ADTBR2G* | | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel | | | MC34074VDG | | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | | MC34074VDR2G | | SOIC-14<br>(Pb-Free) | | | | NCV34074VDR2G* | $T_A = -40^{\circ} \text{ to } +125^{\circ}\text{C}$ | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | | MC34074VPG | | PDIP-14<br>(Pb-Free) | 25 Units / Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NCV prefix for automotive and other applications requiring unique site and control change requirements; AEC-Q100 qualified and PPAP capable. #### MARKING DIAGRAMS #### PACKAGE DIMENSIONS ### **8 LEAD PDIP** CASE 626-05 **ISSUE N** NOTE 5 - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: INCHES. - DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM - PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. - DIMENSION E3 IS MEASURED AT THE LEAD TIPS WITH THE - LEADS UNCONSTRAINED. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE - LEADS, WHERE THE LEADS EXIT THE BODY. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). | | INCHES | | MILLIM | ETERS | |-----|--------|-------|----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 TYP | | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.355 | 0.400 | 9.02 | 10.16 | | D1 | 0.005 | | 0.13 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 | BSC | | eВ | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | М | | 10° | | 10° | PDIP-14 CASE 646-06 ISSUE R - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH - OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. DIMENSION E3 IS MEASURED AT THE LEAD TIPS WITH THE - LEADS UNCONSTRAINED. - DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. - PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). | | INCHES | | MILLIM | <b>ETERS</b> | |-----|--------|-------|----------|--------------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 TYP | | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.735 | 0.775 | 18.67 | 19.69 | | D1 | 0.005 | | 0.13 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 | BSC | | eВ | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | М | | 10° | | 10° | #### **PACKAGE DIMENSIONS** #### TSSOP-14 CASE 948G **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE - DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE | )FTF | DMINE | AT DA | TUM PL | $\Delta NIF - M$ | |------|-------|-------|-----------|------------------| | ,_,_ | | ÉTERS | INCHES | | | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | Κ | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | BSC | 0.252 BSC | | | М | 0° | 8 ° | 0 ° | 8 ° | #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **PACKAGE DIMENSIONS** #### SOIC-8 NB CASE 751-07 **ISSUE AK** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE - MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - MAXIMUM MOLL PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT - MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | MILLIMETERS | | HES | |-----|--------|-------------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 | 7 BSC | 0.05 | 0 BSC | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | M | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **PACKAGE DIMENSIONS** SOIC-14 CASE 751A-03 ISSUE K - IOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | A3 | 0.19 | 0.25 | 0.008 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 | BSC | 0.050 BSC | | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | М | 0 ° | 7° | 0 ° | 7° | #### **SOLDERING FOOTPRINT\*** C SEATING DIMENSIONS: MILLIMETERS <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### WQFN10 CASE 510AJ **ISSUE A** △ 0.08 C - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 0.70 | 0.80 | | | | A1 | 0.00 | 0.05 | | | | A3 | 0.20 REF | | | | | b | 0.20 | 0.30 | | | | D | 2.60 | BSC | | | | E | 2.60 | BSC | | | | е | 0.50 | BSC | | | | L | 0.45 | 0.55 | | | | L1 | 0.00 | 0.15 | | | | L2 | 0.55 | 0.65 | | | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, and elegisted a valentaris of scription of the project proj surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative