# ADC0844/ADC0848 8-Bit µP Compatible A/D Converters with Multiplexer Options Check for Samples: ADC0844, ADC0848 ### **FEATURES** - Easy Interface to All Microprocessors - Operates Ratiometrically or with 5 V<sub>DC</sub> Voltage Reference - No Zero or Full-Scale Adjust Required - 4-Channel or 8-Channel Multiplexer with Address Logic - Internal Clock - 0V to 5V Input Range with Single 5V Power Supply - Standard Width 20-Pin or 24-Pin PDIP - 28 Pin PLCC Package ### **KEY SPECIFICATIONS** Resolution: 8 Bits Total Unadjusted Error: ±½ LSB and ± 1 LSB Single Supply: 5 V<sub>DC</sub> Low Power: 15 mW Conversion Time: 40 µs # **DESCRIPTION** The ADC0844 and ADC0848 are CMOS 8-bit successive approximation A/D converters with versatile analog input multiplexers. The 4-channel or 8-channel multiplexers can be software configured for single-ended, differential or pseudo-differential modes of operation. The differential mode provides low frequency input common mode rejection and allows offsetting the analog range of the converter. In addition, the A/D's reference can be adjusted enabling the conversion of reduced analog ranges with 8-bit resolution. The A/Ds are designed to operate from the control bus of a wide variety of microprocessors. TRI-STATE output latches that directly drive the data bus permit the A/Ds to be configured as memory locations or I/O devices to the microprocessor with no interface logic necessary. ### **Block Diagram** <sup>\*</sup> ADC0848 shown in PDIP Package CH5-CH8 not included on the ADC0844 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. # **Connection Diagram** Figure 2. 20-Pin PDIP (Top View) Figure 3. 28-Pin PDIP (Top View) These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # Absolute Maximum Ratings (1)(2)(3) | Supply Voltage (V <sub>CC</sub> ) | 6.5V | | | | |---------------------------------------------|--------------------------|-----|--------------------------|--------------------------------| | Voltage | Logic Control Inputs | | | -0.3V to +15V | | Voltage | At Other Inputs and Outp | uts | | -0.3V to V <sub>CC</sub> +0.3V | | Input Current at Any Pin (4) | | | | 5 mA | | Package Input Current <sup>(4)</sup> | | | | 20 mA | | Storage Temperature | | | | -65°C to +150°C | | Package Dissipation at T <sub>A</sub> =25°C | | | | 875 mW | | ESD Susceptibility <sup>(5)</sup> | | | | 800V | | | 260°C | | | | | Lead Temperature (Soldering, 10 seconds) | | | Vapor Phase (60 seconds) | 215°C | | | PLCC Package | | Infrared (15 seconds) | 220°C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions. - (2) All voltages are measured with respect to the ground pins. - (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (4) When the input voltage (V<sub>IN</sub>) at any pin exceeds the power supply rails (V<sub>IN</sub> < V<sup>-</sup>or V<sub>IN</sub> > V<sup>+</sup>) the absolute value of the current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply boundaries with a 5 mA current limit to four. - (5) Human body model, 100 pF discharged through a 1.5 kΩ resistor. www.ti.com # Operating Conditions (1)(2) | Supply Voltage (V <sub>CC</sub> ) | | 4.5 V <sub>DC</sub> to 6.0 V <sub>DC</sub> | |-------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------| | | ADC0844CCN, ADC0848BCN, ADC0848CCN | 0°C≤T <sub>A</sub> ≤70°C | | Temperature Range (T <sub>MIN</sub> ≤T <sub>A</sub> ≤T <sub>MAX</sub> ) | ADC0844BCJ <sup>(3)</sup> , ADC0844CCJ <sup>(3)</sup> , ADC0848BCV, ADC0848CCV | -40°C≤T <sub>A</sub> ≤85°C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions. - (2) All voltages are measured with respect to the ground pins. - (3) Product/package combination obsolete; shown for reference only. ### **Electrical Characteristics** The following specifications apply for $V_{CC}$ = 5 $V_{DC}$ unless otherwise specified. **Boldface limits apply from T<sub>MIN</sub> to T<sub>MAX</sub>**; all other limits $T_A$ = $T_i$ = 25°C. | | Parameter | Conditions | | C0844BC<br>C0844CC | | IA<br>IA<br>IA | DC0844C0<br>DC0848B0<br>DC0848C0<br>DC0848B0<br>DC0848C0 | CN,<br>CN,<br>CV, | Limit<br>Units | |-----------------------------|--------------------------------|-----------------------------------------------------|--------------------|--------------------------------|--------------------------------|--------------------|----------------------------------------------------------|--------------------------------|----------------| | | | | Typ <sup>(2)</sup> | Tested<br>Limit <sup>(3)</sup> | Design<br>Limit <sup>(4)</sup> | Typ <sup>(2)</sup> | Tested<br>Limit <sup>(3)</sup> | Design<br>Limit <sup>(4)</sup> | | | CONVERTE | R AND MULTIPLEXER CHA | RACTERISTICS | | | | | | | | | Maximum To | otal | | | | | | | | | | | ADC0844BCN,<br>ADC0848BCN, BCV | $V_{RFF} = 5.00 V_{DC}^{(5)}$ | | | | | ±½ | ±1/2 | LSB | | Unadjusted<br>Error | ADC0844CCN,<br>ADC0848CCN, CCV | V <sub>REF</sub> = 3.00 V <sub>DC</sub> V | | | | | ±1 | ±1 | LSB | | | ADC0844CCJ <sup>(1)</sup> | | | ±1 | | | | | LSB | | Minimum Re | ference Input Resistance | | 2.4 | 1.1 | | 2.4 | 1.2 | 1.1 | kΩ | | Maximum Re | eference Input Resistance | | 2.4 | 5.9 | | 2.4 | 5.4 | 5.9 | kΩ | | Maximum Co | ommon-Mode Input Voltage | See <sup>(6)</sup> | | V <sub>CC</sub> + 0.05 | | | V <sub>CC</sub> + 0.05 | V <sub>CC</sub> + 0.05 | V | | Minimum Co | mmon-Mode Input Voltage | See <sup>(6)</sup> | | GND -<br>0.05 | | | GND -<br>0.05 | GND -<br>0.05 | V | | DC Commor | n-Mode Error | Differential Mode | ±1/16 | ±1/4 | | ±1/16 | ±1/4 | ±1/4 | LSB | | Power Supp | ly Sensitivity | V <sub>CC</sub> = 5V±5% | ±1/16 | ±1/8 | | ±1/16 | ±1/8 | ±1/8 | LSB | | Off Channal | Lookogo Current | On Channel = 5V, Off<br>Channel = 0V <sup>(7)</sup> | | -1 | | | -0.1 | -1 | μA | | Off Channel | Leakage Current | On Channel = 0V, Off<br>Channel = 5V | | 1 | | | 0.1 | 1 | μA | | DIGITAL AN | ID DC CHARACTERISTICS | | | | | | | | | | V <sub>IN(1)</sub> , Logica | al "1" Input Voltage (Min) | V <sub>CC</sub> = 5.25V | | 2.0 | | | 2.0 | 2.0 | V | | V <sub>IN(0)</sub> , Logica | al "0" Input Voltage (Max) | V <sub>CC</sub> = 4.75V | | 0.8 | | | 0.8 | 0.8 | V | | I <sub>IN(1)</sub> , Logica | I "1" Input Current (Max) | V <sub>IN</sub> = 5.0V | 0.005 | 1 | | 0.005 | | 1 | μΑ | | I <sub>IN(0)</sub> , Logica | I "0" Input Current (Max) | V <sub>IN</sub> = 0V | -0.005 | -1 | | -0.005 | | -1 | μA | - (1) This product/package combination is obsolete. Shown for reference only. - (2) Typical figures are at 25°C and represent most likely parametric norm. - (3) Tested limits are specified to TI's AOQL (Average Outgoing Quality Level). - (4) Design limits are specified by not 100% tested. These limits are not used to calculate outgoing quality levels. - (5) Total unadjusted error includes offset, full-scale, linearity, and multiplexer error. - (6) For V<sub>IN</sub> (−) ≥ V<sub>IN</sub>(+) the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input, which will forward-conduct for analog input voltages one diode drop below ground or one diode drop greater than V<sub>CC</sub> supply. Be careful during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct, especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> does not exceed the supply voltage by more than 50 mV, the output code will be correct. To achieve an absolute 0 V<sub>DC</sub> to 5 V<sub>DC</sub> input voltage range will therefore require a minimum supply voltage of 4.950 V<sub>DC</sub> over temperature variations, initial tolerance and loading. - (7) Off channel leakage current is measured after the channel selection. # **Electrical Characteristics (continued)** The following specifications apply for $V_{CC}$ = 5 $V_{DC}$ unless otherwise specified. **Boldface limits apply from T<sub>MIN</sub> to T<sub>MAX</sub>**; all other limits $T_A = T_j = 25$ °C. | Parameter | Conditions | | C0844BC<br>C0844CC | | AD<br>AD<br>AD | 0C0844C0<br>0C0848B0<br>0C0848C0<br>0C0848B0 | CN,<br>CN,<br>CV, | Limit<br>Units | |--------------------------------------------------------|----------------------------------------------------|--------------------|--------------------------------|--------------------------------|--------------------|----------------------------------------------|--------------------------------|----------------| | | | Тур <sup>(2)</sup> | Tested<br>Limit <sup>(3)</sup> | Design<br>Limit <sup>(4)</sup> | Тур <sup>(2)</sup> | Tested<br>Limit <sup>(3)</sup> | Design<br>Limit <sup>(4)</sup> | | | V Logical "4" Output Voltage (Min) | $V_{CC} = 4.75V$ , $I_{OUT} = -360 \mu A$ | | 2.4 | | | 2.8 | 2.4 | V | | V <sub>OUT(1)</sub> , Logical "1" Output Voltage (Min) | I <sub>OUT</sub> = -10 μA | | 4.5 | | | 4.6 | 4.5 | V | | V <sub>OUT(0)</sub> , Logical "0" Output Voltage (Max) | V <sub>CC</sub> = 4.75V, I <sub>OUT</sub> = 1.6 mA | | 0.4 | | | 0.34 | 0.4 | V | | TDL STATE Output Compant (May) | V <sub>OUT</sub> = 0V | -0.01 | -3 | | -0.01 | -0.3 | -3 | μΑ | | I <sub>OUT</sub> , TRI-STATE Output Current (Max) | V <sub>OUT</sub> = 5V | 0.01 | 3 | | 0.01 | 0.3 | 3 | μA | | I <sub>SOURCE</sub> , Output Source Current (Min) | V <sub>OUT</sub> = 0V | -14 | -6.5 | | -14 | -7.5 | -6.5 | mA | | I <sub>SINK</sub> , Output Sink Current (Min) | V <sub>OUT</sub> = V <sub>CC</sub> | 16 | 8.0 | | 16 | 9.0 | 8.0 | mA | | I <sub>CC</sub> , Supply Current (Max) | CS = 1, V <sub>REF</sub> Open | 1 | 2.5 | | 1 | 2.3 | 2.5 | mA | ### **AC Electrical Characteristics** The following specifications apply for $V_{CC} = 5V_{DC}$ , $t_r = t_f = 10$ ns unless otherwise specified. **Boldface limits apply from T<sub>MIN</sub>** to $T_{MAX}$ ; all other limits $T_A = T_i = 25$ °C. | Parameter | Conditions | Typ <sup>(1)</sup> | Tested<br>Limit <sup>(2)</sup> | Design<br>Limit <sup>(3)</sup> | Units | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|--------------------------------|--------------------------------|-------| | t <sub>C</sub> , Maximum Conversion Time (See Figure 7) | | 30 | 40 | 60 | μs | | t <sub>W(WR)</sub> , Minimum WR Pulse Width | See <sup>(4)</sup> | 50 | 150 | | ns | | $t_{ACC}$ , Maximum Access Time (Delay from Falling Edge of $\overline{RD}$ to Output Data Valid) | C <sub>L</sub> = 100 pF <sup>(4)</sup> | 145 | | 225 | ns | | $\underline{t_{1H}},t_{0H},\text{TRI-STATE}$ Control (Maximum Delay from Rising Edge of RD to Hi-Z State) | $C_L = 10 \text{ pF}, R_L = 10 \text{k}^{(4)}$ | 125 | | 200 | ns | | $t_{W\underline{I},\underline{I}_{R\underline{I},\underline{I}}}$ Maximum Delay from Falling Edge of $\overline{WR}$ or $\overline{RD}$ to Reset of $\overline{INTR}$ | (4) | 200 | 400 | | ns | | t <sub>DS</sub> , Minimum Data Set-Up Time | See <sup>(4)</sup> | 50 | 100 | | ns | | t <sub>DH</sub> , Minimum Data Hold Time | | 0 | 50 | | ns | | C <sub>IN</sub> , Capacitance of Logic Inputs | | 5 | | | pF | | C <sub>OUT</sub> , Capacitance of Logic Outputs | | 5 | | | pF | - (1) Typical figures are at 25°C and represent most likely parametric norm. - (2) Tested limits are specified to TI's AOQL (Average Outgoing Quality Level). - (3) Design limits are specified by not 100% tested. These limits are not used to calculate outgoing quality levels. - (4) The temperature coefficient is 0.3%/°C. ## **Typical Performance Characteristics** Figure 5. # **Typical Performance Characteristics (continued)** ### **TRI-STATE Test Circuits and Waveforms** ## Leakage Current Test Circuit Read strobe must occur at least 600 ns after the assertion of interrupt to ensure reset of $\overline{\text{INTR}}$ . MA stands for MUX address. Figure 11. Using the Previously Selected Channel Configuration and Starting a Conversion # **ADC0848 Functional Block Diagram** #### **Functional Description** The ADC0844 and ADC0848 contain a 4-channel and 8-channel analog input multiplexer (MUX) respectively. Each MUX can be configured into one of three modes of operation differential, pseudo-differential, and single ended. These modes are discussed in Applications Information. The specific mode is selected by loading the MUX address latch with the proper address (see Table 1 and Table 2). Inputs to the MUX address latch (MA0-MA4) are common with data bus lines (DB0-DB4) and are enabled when the $\overline{\text{RD}}$ line is $\overline{\text{high}}$ . A conversion is initiated via the $\overline{\text{CS}}$ and $\overline{\text{WR}}$ lines. If the data from a previous conversion is not read, the $\overline{\text{INTR}}$ line will be low. The falling edge of $\overline{\text{WR}}$ will reset the $\overline{\text{INTR}}$ line high and ready the A/D for a conversion cycle. The rising edge of $\overline{\text{WR}}$ , with $\overline{\text{RD}}$ high, strobes the data on the MA0/DB0-MA4/DB4 inputs into the MUX address latch to select a new input configuration and start a conversion. If the $\overline{\text{RD}}$ line is held low during the entire low period of $\overline{\text{WR}}$ the previous MUX configuration is retained, and the data of the previous conversion is the output on lines DB0-DB7. After the conversion cycle ( $\underline{\text{tc}} \leq 40~\mu\text{s}$ ), which is set by the internal clock frequency, the digital data is transferred to the output latch and the $\overline{\text{INTR}}$ is asserted low. Taking $\overline{\text{CS}}$ and $\overline{\text{RD}}$ low resets $\overline{\text{INTR}}$ output high and outputs the conversion result on the data lines (DB0-DB7). ### APPLICATIONS INFORMATION ### **MULTIPLEXER CONFIGURATION** The design of these converters utilizes a sampled-data comparator structure which allows a differential analog input to be converted by a successive approximation routine. The actual voltage converted is always the difference between an assigned "+" input terminal and a "-" input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned "+" input is less than the "-" input the converter responds with an all zeros output code. A unique input multiplexing scheme has been utilized to provide multiple analog channels. The input channels can be software configured into three modes: differential, single ended, or pseudo-differential. Figure 12 shows the three modes using the 4-channel MUX ADC0844. The eight inputs of the ADC0848 can also be configured in any of the three modes. In the differential mode, the ADC0844 channel inputs are grouped in pairs, CH1 with CH2 and CH3 with CH4. The polarity assignment of each channel in the pair is interchangeable. The single-ended mode has CH1–CH4 assigned as the positive input with the negative input being the analog ground (AGND) of the device. Finally, in the pseudo-differential mode CH1–CH3 are positive inputs referenced to CH4 which is now a pseudo-ground. This pseudo-ground input can be set to any potential within the input common-mode range of the converter. The analog signal conditioning required in transducer-based data acquisition systems is significantly simplified with this type of input flexibility. One converter package can now handle ground referenced inputs and true differential inputs as well as signals with some arbitrary reference voltage. The analog input voltages for each channel can range from 50 mV below ground to 50 mV above V<sub>CC</sub> (typically 5V) without degrading conversion accuracy. ### Table 1. ADC0844 MUX ADDRESSING(1) | | MUX A | ddress | | cs | WD | RD | | | Channel | # | | MUX Mode | |-----|-------|--------|-----|----|-------|----|--------------------------------|-----|---------|-----|------|----------------------| | MA3 | MA2 | MA1 | MA0 | CS | WR RD | | CH1 | CH2 | СНЗ | CH4 | AGND | WIUX WIOGE | | Х | L | L | L | L | | Н | + | _ | | | | | | Х | L | L | Н | L | NP | Н | _ | + | | | | Differential | | Х | L | Н | L | L | | н | | | + | _ | | Differential | | Х | L | Н | Н | L | | н | | | - | + | | | | L | Н | L | L | L | | Н | + | | | | - | | | L | Н | L | Н | L | NP | н | | + | | | _ | Observator Francisco | | L | Н | Н | L | L | | н | | | + | | _ | Single-Ended | | L | Н | Н | Н | L | | н | | | | + | _ | | | Н | Н | L | L | L | | Н | + | | | _ | | | | Н | Н | L | Н | L | NP | н | | + | | _ | | Pseudo- Differential | | Н | н | Н | L | L | | н | | | + | _ | | | | Х | Х | Х | Х | L | NP | L | Previous Channel Configuration | | | | | | (1) X = don't care, NP = negative pulse 4 Single-Ended 2 Differential CH1 CH2 ADC0844 ADC0844 СНЗ AGND(-) 3 Pseudo-Differential Combined CH1, CH2 CH2 ADC0844 CH3 ADC0844 CH4 Figure 12. Analog Input Multiplexer Options #### REFERENCE CONSIDERATIONS The voltage applied to the reference input of these converters defines the voltage span of the analog input (the difference between $V_{IN(MAX)}$ and $V_{IN(MIN)}$ ) over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pin must be connected to a voltage source capable of driving the minimum reference input resistance of 1.1 k $\Omega$ . This pin is the top of a resistor divider string used for the successive approximation conversion. In a ratiometric system (Figure 13), the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the $V_{REF}$ pin can be tied to $V_{CC}$ . This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition. For absolute accuracy (Figure 14), where the analog input varies between very specific voltage limits, the reference pin can be biased with a time and temperature stable voltage source. The LM385 and LM336 reference diodes are good low current devices to use with these converters. The maximum value of the reference is limited to the $V_{CC}$ supply voltage. The minimum value, however, can be quite small (see Typical Performance Characteristics) to allow direct conversions of transducer outputs providing less than a 5V output span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter (1 LSB equals $V_{REF}/256$ ). ### THE ANALOG INPUTS ### Analog Differential Voltage Inputs and Common-Mode Rejection The differential input of these converters actually reduces the effects of common-mode input noise, a signal common to both selected "+" and "-" inputs for a conversion (60 Hz is most typical). The time interval between sampling the "+" input and then the "-" inputs is ½ of a clock period. The change in the common-mode voltage during this short time interval can cause conversion errors. For a sinusoidal common-mode signal this error is: $$V_{\text{ERROR(MAX)}} = V_{\text{peak}} (2\pi f_{\text{CM}}) \times 0.5 \times \left(\frac{f_{\text{C}}}{8}\right)$$ ### where - · f<sub>CM</sub> is the frequency of the common-mode signal - V<sub>peak</sub> is its peak voltage value - · t<sub>C</sub> is the conversion time For a 60 Hz common-mode signal to generate a $\frac{1}{4}$ LSB error ( $\approx$ 5 mV) with the converter running at 40 $\mu$ S, its peak value would have to be 5.43V. This large a common-mode signal is much greater than that generally found in a well designed data acquisition system. Table 2. ADC0848 MUX Addressing<sup>(1)</sup> | Table 2. ADOUGHO MOX Addressing | | | | | | | | | | | | | | | | | | |---------------------------------|-----|--------|-----|-----|----|------|----|-----|-----|------|--------|--------|---------|---------|-----|------|-------------------------| | | MU | X Addr | ess | | cs | WR | RD | | | | | Chann | el | | | | MUX Mode | | MA4 | MA3 | MA2 | MA1 | MA0 | 03 | VVIX | ND | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 | CH8 | AGND | WOX WOUL | | Х | L | L | L | L | L | | Н | + | _ | | | | | | | | | | X | L | L | L | Н | L | | Н | _ | + | | | | | | | | | | Х | L | L | Н | L | L | | Н | | | + | - | | | | | | | | Χ | L | L | Н | Н | L | NP | Н | | | _ | + | | | | | | Differential | | Χ | L | Н | L | L | L | | Н | | | | | + | _ | | | | Dillerential | | Χ | L | Н | L | Н | L | | Н | | | | | _ | + | | | | | | Χ | L | н | Н | L | L | | Н | | | | | | | + | _ | | | | Χ | L | Н | Н | Н | L | | Н | | | | | | | _ | + | | | | L | Н | L | L | L | L | | Н | + | | | | | | | | - | | | L | Н | L | L | Н | L | | Н | | + | | | | | | | - | | | L | Н | L | Н | L | L | | Н | | | + | | | | | | - | | | L | Н | L | Н | Н | L | NP | Н | | | | + | | | | | - | Single-Ended | | L | Н | н | L | L | L | | Н | | | | | + | | | | - | Sirigle-⊑rided | | L | Н | Н | L | Н | L | | Н | | | | | | + | | | - | | | L | Н | Н | Н | L | L | | Н | | | | | | | + | | - | | | L | Н | Н | Н | Н | L | | Н | | | | | | | | + | - | | | Н | Н | L | L | L | L | | Н | + | | | | | | | _ | | | | Н | Н | L | L | Н | L | | Н | | + | | | | | | _ | | | | Н | Н | L | Н | L | L | | Н | | | + | | | | | _ | | 5 . | | Н | Н | L | Н | Н | L | NP | Н | | | | + | | | | _ | | Pseudo-<br>Differential | | Н | Н | н | L | L | L | | Н | | | | | + | | | _ | | 2 | | Н | Н | н | L | Н | L | | Н | | | | | | + | | _ | | | | Н | Н | Н | Н | L | L | | Н | | | | | | | + | _ | | | | Х | Х | Х | Х | Х | L | | L | | | Prev | ious C | hannel | Configu | ıration | | | | (1) X = don't care, NP = negative pulse ### **Input Current** Due to the sampling nature of the analog inputs, short duration spikes of current enter the "+" input and exit the "-" input at the clock edges during the actual conversion. These currents decay rapidly and do not cause errors as the internal comparator is strobed at the end of a clock period. Bypass capacitors at the inputs will average these currents and cause an effective DC current to flow through the output resistance of the analog signal source. Bypass capacitors should not be used if the source resistance is greater than $1 \text{ k}\Omega$ . #### **Input Source Resistance** The limitation of the input source resistance due to the DC leakage currents of the input multiplexer is important. A worst-case leakage current of $\pm$ 1 $\mu$ A over temperature will create a 1 mV input error with a 1 $k\Omega$ source resistance. An op amp RC active low pass filter can provide both impedance buffering and noise filtering should a high impedance signal source be required. #### **OPTIONAL ADJUSTMENTS** #### Zero Error The zero of the A/D does not require adjustment. If the minimum analog input voltage value, $V_{IN(MIN)}$ , is not ground, a zero offset can be done. The converter can be made to output 0000 0000 digital code for this minimum input voltage by biasing any $V_{IN}$ (-) input at this $V_{IN(MIN)}$ value. This is useful for either differential or pseudo-differential modes of input channel configuration. The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the V<sup>-</sup> input and applying a small magnitude positive voltage to the V<sup>+</sup> input. Zero error is the difference between actual DC input voltage which is necessary to just cause an output digital code transition from 0000 0000 to 0000 0001 and the ideal $\frac{1}{2}$ LSB value ( $\frac{1}{2}$ LSB=9.8 mV for V<sub>REF</sub>=5.000 V<sub>DC</sub>). #### **Full-Scale** The full-scale adjustment can be made by applying a differential input voltage which is 1 $\frac{1}{2}$ LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the $V_{REF}$ input for a digital output code changing from 1111 1110 to 1111 1111. ### Adjusting for an Arbitrary Analog Input Voltage Range If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A $V_{IN}$ (+) voltage which equals this desired zero reference plus ½ LSB (where the LSB is calculated for the desired analog span, 1 LSB = analog span/256) is applied to selected "+" input and the zero reference voltage at the corresponding "–" input should then be adjusted to just obtain the $00_{HEX}$ to $01_{HEX}$ code transition. Figure 13. Referencing Examples - Ratiometric Figure 14. Referencing Examples - Absolute with a Reduced Span The full-scale adjustment should be made [with the proper $V_{IN}$ (-) voltage applied] by forcing a voltage to the $V_{IN}$ (+) input which is given by: $$V_{IN}(+)$$ fs adj = $V_{MAX} - 1.5 \left[ \frac{(V_{MAX} - V_{MIN})}{256} \right]$ #### where - V<sub>MAX</sub> = the high end of the analog input range - V<sub>MIN</sub> = the low end (the offset zero) of the analog range. (Both are ground referenced.) The $V_{REF}$ (or $V_{CC}$ ) voltage is then adjusted to provide a code change from $FE_{HEX}$ to $FF_{HEX}$ . This completes the adjustment procedure. For an example see the Zero-Shift and Span Adjust circuit below. Figure 15. Zero-Shift and Span Adjust (2V ≤ V<sub>IN</sub> ≤ 5V) Figure 16. Differential Voltage Input 9-Bit A/D Figure 17. Span Adjust (0V ≤ V<sub>IN</sub> ≤ 3V) Diodes are 1N914 DO = all 1s if $V_{IN}(+)>V_{IN}(-)$ DO = all 0s if $V_{IN}(+)<V_{IN}(-)$ Figure 18. Protecting the Input Figure 19. High Accuracy Comparators Figure 20. Operating with Automotive Ratiometric Transducers Note: DUT pin numbers in parentheses are for ADC0844, others are for ADC0848. Figure 21. A Stand Alone Circuit $\overline{\text{CS}}$ •WR will update the channel configuration and start a conversion. $\overline{\text{CS}} \cdot \overline{\text{RD}}$ will read the conversion data and start a new conversion without updating the channel configuration. Waiting for the end of this conversion is not necessary. A $\overline{\text{CS}} \cdot \overline{\text{WR}}$ can immediately follow the $\overline{\text{CS}} \cdot \overline{\text{RD}}$ . Figure 22. Start a Conversion without Updating the Channel Configuration Figure 23. ADC0844—INS8039 Interface # Sample Program for ADC0844 - INS8039 Interface Converting Two Ratiometric Differential Signals | | | | ORG | OH | | |------|-------|--------|---------|--------------------|-------------------------------------------| | 0000 | 04 10 | | JMP | BEGIN | START PROGRAM AT ADDR 10 | | | | | ORG | 10H | ;MAIN PROGRAM | | 0010 | B9 FF | BEGIN: | | R1,#0FFH | ;LOAD R1 WITH AN UNUSED ADDR | | | | | | , | ; LOCATION | | 0012 | B8 20 | | MOV | R0,#20H | ;A/D DATA ADDRESS | | 0014 | 89 FF | | | | ;SET PORT 1 OUTPUTS HIGH | | 0016 | 23 00 | | MOV | A.00H | ;LOAD THE ACC WITH A/D MUX DATA | | | | | | , | ;CH1 AND CH2 DIFFERENTIAL | | 0018 | 14 50 | | CALL | CONV | ;CALL THE CONVERSION SUBROUTINE | | 001A | 23 02 | | MOV | A,#02H | ;LOAD THE ACC WITH A/D MUX DATA | | | | | | | ;CH3 AND CH4 DIFFERENTIAL | | 001C | 18 | | INC | R0 | ; INCREMENT THE A/D DATA ADDRESS | | 001D | 14 50 | | CALL | CONV | ; CALL THE CONVERSION SUBROUTINE | | | | | | | , , , , , , , , , , , , , , , , , , , , | | | | | ; CONTI | NUE MAIN PROGRAM | | | | | | : CONVE | RSION SUBROUTINE | | | | | | | :ACC-A/D MUX DATA | | | | | | | ACC-CONVERTED DATA | | | | | | , | | | | | | | ORG | 50H | | | 0050 | 99 FE | CONV: | ANL | P1#0FEH | ;CHIP SELECT THE A/D | | 0052 | 91 | | MOVX | @R1,A | ;LOAD A/D MUX & START CONVERSION | | 0053 | 09 | LOOP: | IN | A, P1 | ;INPUT INTR STATE | | 0054 | 32 53 | | JB1 | LOOP | ; IF INTR = 1 GOTO LOOP | | 0056 | 81 | | MOVX | A, @R1 | ; IF $\overline{INTR} = 0$ INPUT A/D DATA | | 0057 | 89 01 | | ORL | P1,&01H | ;CLEAR THE A/D CHIP SELECT | | 0059 | A0 | | MOV | @RO,A | ;STORE THE A/D DATA | | 005A | 83 | | RET | | ; RETURN TO MAIN PROGRAM | | | | | | | | Figure 24. I/O Interface to NSC800 ### Sample Program for ADC0848 - NSC800 Interface | 8000 | | | NCONV | EQU | 16 | | |-------|----|----------|---------|------|-----------------|----------------------------| | 000F | | | DEL | EQU | 15 | ; DELAY 50 µSEC CONVERSION | | 001F | | | CS | EQU | 1FH | ;THE BOARD ADDRESS | | 3C00 | | | ADDTA | EQU | 003CH | START OF RAM FOR A/D | | 3000 | | | ADDIA | ŁQU | UUSCH | • | | | | | | | | ; DATA | | 0000' | 08 | 09 OA OB | MUXDTA: | DB | 08н,09н,0Ан,0вн | ; MUX DATA | | 0004' | 0C | OD OE OF | | DB | OCH,ODH,OEH,OFH | | | 0008' | ΟE | 1F | START: | LD | C,CS | | | 000A' | 06 | 16 | | LD | B, NCONV | | | 000C' | 21 | 0000' | | LD | HL, MUXDTA | | | 000F' | | 003C | | LD | DE, ADDTA | | | 0001 | | A3 | CHCONT. | | DE, ADDIA | TOND A /DIG MIN DAMA | | 0012 | ED | AS | STCONV: | OUTI | | ;LOAD A/D'S MUX DATA | | | | | | | | ; AND START A CONVERSION | | 0014' | EΒ | | | EX | DE, HL | ; HL=RAM ADDRESS FOR THE | | | | | | | | ;A/D DATA | | 0015' | 3E | OF | | LD | A, DEL | | | 0017' | 3D | | WAIT: | DEC | A | ;WAIT 50 µSEC FOR THE | | 0018' | C2 | 0013' | | JP | NZ, WAIT | ; CONVERSION TO FINISH | | 001B' | | A2 | | INI | 112, 11111 | STORE THE A/D'S DATA | | OOID | טט | AZ. | | TIVI | | | | 0015 | | | | | P | ; CONVERTED ALL INPUTS? | | 001D' | EB | | | EX | DE, HL | | | 001E' | C2 | 000E' | | JP | NZ, STCONV | ; IF NOT GOTO STCONV | | | | | | | | | | | | | | END | | | Note: This routine sequentially programs the MUX data latch in the signal-ended mode. For CH1-CH8 a conversion is started, then a 50 $\mu$ s wait for the A/D to complete a conversion and the data is stored at address ADDTA for CH1, ADDTA + 1 for CH2, etc. # **REVISION HISTORY** | Cł | nanges from Revision C (March 2013) to Revision D | Paç | ge | |----|----------------------------------------------------|-----|----| | • | Changed layout of National Data Sheet to TI format | | 17 | ## PACKAGE OPTION ADDENDUM 27-Oct-2016 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|-------------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | ADC0844CCN/NOPB | ACTIVE | PDIP | NFH | 20 | 18 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-NA-UNLIM | 0 to 70 | ADC0844CCN | Samples | | ADC0848BCV | NRND | PLCC | FN | 28 | 35 | TBD | Call TI | Call TI | -40 to 85 | ADC0848<br>BCV | | | ADC0848BCV/NOPB | ACTIVE | PLCC | FN | 28 | 35 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-2A-245C-4<br>WEEK | -40 to 85 | ADC0848<br>BCV | Samples | | ADC0848BCVX/NOPB | ACTIVE | PLCC | FN | 28 | 750 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-2A-245C-4<br>WEEK | -40 to 85 | ADC0848<br>BCV | Samples | | ADC0848CCN | NRND | PDIP | NAM | 24 | 15 | TBD | Call TI | Call TI | -40 to 85 | ADC0848CCN | | | ADC0848CCV | NRND | PLCC | FN | 28 | 35 | TBD | Call TI | Call TI | -40 to 85 | ADC0848<br>CCV | | | ADC0848CCV/NOPB | ACTIVE | PLCC | FN | 28 | 35 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-2A-245C-4<br>WEEK | -40 to 85 | ADC0848<br>CCV | Samples | | ADC0848CCVX | NRND | PLCC | FN | 28 | 750 | TBD | Call TI | Call TI | -40 to 85 | ADC0848<br>CCV | | | ADC0848CCVX/NOPB | ACTIVE | PLCC | FN | 28 | 750 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-2A-245C-4<br>WEEK | -40 to 85 | ADC0848<br>CCV | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. # PACKAGE OPTION ADDENDUM 27-Oct-2016 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### FN (S-PQCC-J\*\*) #### 20 PIN SHOWN ### PLASTIC J-LEADED CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-018 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. | Products | Applications | |----------|--------------| Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy www.ti.com/clocks Clocks and Timers Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity